소스 검색

fix[h264_vdpu384a]: Fix error proc issue

Platform: RV1126B
Spec: h265/h264/avs2/vp9/av1

Change-Id: If82b2595160a739a3c9275382e754d7931ace45b
Signed-off-by: Hongjin Li <vic.hong@rock-chips.com>
Hongjin Li 2 주 전
부모
커밋
257ee8ab51
1개의 변경된 파일5개의 추가작업 그리고 0개의 파일을 삭제
  1. 5 0
      mpp/hal/rkdec/h264d/hal_h264d_vdpu384a.c

+ 5 - 0
mpp/hal/rkdec/h264d/hal_h264d_vdpu384a.c

@@ -384,6 +384,7 @@ static MPP_RET set_registers(H264dHalCtx_t *p_hal, Vdpu384aH264dRegSet *regs, Ha
 
             regs->h264d_paras.reg68_dpb_hor_virstride = fbc_hdr_stride / 64;
             regs->h264d_addrs.reg193_dpb_fbc64x4_payload_offset = fbd_offset;
+            regs->h264d_paras.reg80_error_ref_hor_virstride = regs->h264d_paras.reg68_dpb_hor_virstride;
         } else if (MPP_FRAME_FMT_IS_TILE(mpp_frame_get_fmt(mframe))) {
             regs->ctrl_regs.reg9.dpb_data_sel = 1;
             regs->ctrl_regs.reg9.dpb_output_dis = 1;
@@ -391,6 +392,7 @@ static MPP_RET set_registers(H264dHalCtx_t *p_hal, Vdpu384aH264dRegSet *regs, Ha
 
             regs->h264d_paras.reg77_pp_m_hor_stride = hor_virstride * 6 / 16;
             regs->h264d_paras.reg79_pp_m_y_virstride = (y_virstride + uv_virstride) / 16;
+            regs->h264d_paras.reg80_error_ref_hor_virstride = regs->h264d_paras.reg77_pp_m_hor_stride;
         } else {
             regs->ctrl_regs.reg9.dpb_data_sel = 1;
             regs->ctrl_regs.reg9.dpb_output_dis = 1;
@@ -399,7 +401,10 @@ static MPP_RET set_registers(H264dHalCtx_t *p_hal, Vdpu384aH264dRegSet *regs, Ha
             regs->h264d_paras.reg77_pp_m_hor_stride = hor_virstride / 16;
             regs->h264d_paras.reg78_pp_m_uv_hor_stride = hor_virstride / 16;
             regs->h264d_paras.reg79_pp_m_y_virstride = y_virstride / 16;
+            regs->h264d_paras.reg80_error_ref_hor_virstride = regs->h264d_paras.reg77_pp_m_hor_stride;
         }
+        regs->h264d_paras.reg81_error_ref_raster_uv_hor_virstride = regs->h264d_paras.reg78_pp_m_uv_hor_stride;
+        regs->h264d_paras.reg82_error_ref_virstride = regs->h264d_paras.reg79_pp_m_y_virstride;
     }
     //!< set current
     {