ddr3_write_leveling.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <spl.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/cpu.h>
  11. #include <asm/arch/soc.h>
  12. #include "ddr3_hw_training.h"
  13. /*
  14. * Debug
  15. */
  16. #define DEBUG_WL_C(s, d, l) \
  17. DEBUG_WL_S(s); DEBUG_WL_D(d, l); DEBUG_WL_S("\n")
  18. #define DEBUG_WL_FULL_C(s, d, l) \
  19. DEBUG_WL_FULL_S(s); DEBUG_WL_FULL_D(d, l); DEBUG_WL_FULL_S("\n")
  20. #ifdef MV_DEBUG_WL
  21. #define DEBUG_RL_S(s) \
  22. debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%s", s)
  23. #define DEBUG_RL_D(d, l) \
  24. debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%x", d)
  25. #else
  26. #define DEBUG_WL_S(s)
  27. #define DEBUG_WL_D(d, l)
  28. #endif
  29. #ifdef MV_DEBUG_WL_FULL
  30. #define DEBUG_WL_FULL_S(s) puts(s)
  31. #define DEBUG_WL_FULL_D(d, l) printf("%x", d)
  32. #else
  33. #define DEBUG_WL_FULL_S(s)
  34. #define DEBUG_WL_FULL_D(d, l)
  35. #endif
  36. #define WL_SUP_EXPECTED_DATA 0x21
  37. #define WL_SUP_READ_DRAM_ENTRY 0x8
  38. static int ddr3_write_leveling_single_cs(u32 cs, u32 freq, int ratio_2to1,
  39. u32 *result,
  40. MV_DRAM_INFO *dram_info);
  41. static void ddr3_write_ctrl_pup_reg(int bc_acc, u32 pup, u32 reg_addr,
  42. u32 data);
  43. extern u16 odt_static[ODT_OPT][MAX_CS];
  44. extern u16 odt_dynamic[ODT_OPT][MAX_CS];
  45. extern u32 wl_sup_pattern[LEN_WL_SUP_PATTERN];
  46. /*
  47. * Name: ddr3_write_leveling_hw
  48. * Desc: Execute Write leveling phase by HW
  49. * Args: freq - current sequence frequency
  50. * dram_info - main struct
  51. * Notes:
  52. * Returns: MV_OK if success, MV_FAIL if fail.
  53. */
  54. int ddr3_write_leveling_hw(u32 freq, MV_DRAM_INFO *dram_info)
  55. {
  56. u32 reg, phase, delay, cs, pup;
  57. #ifdef MV88F67XX
  58. int dpde_flag = 0;
  59. #endif
  60. /* Debug message - Start Read leveling procedure */
  61. DEBUG_WL_S("DDR3 - Write Leveling - Starting HW WL procedure\n");
  62. #ifdef MV88F67XX
  63. /* Dynamic pad issue (BTS669) during WL */
  64. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR);
  65. if (reg & (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS)) {
  66. dpde_flag = 1;
  67. reg_write(REG_DUNIT_CTRL_LOW_ADDR,
  68. reg & ~(1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS));
  69. }
  70. #endif
  71. reg = 1 << REG_DRAM_TRAINING_WL_OFFS;
  72. /* Config the retest number */
  73. reg |= (COUNT_HW_WL << REG_DRAM_TRAINING_RETEST_OFFS);
  74. reg |= (dram_info->cs_ena << (REG_DRAM_TRAINING_CS_OFFS));
  75. reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
  76. reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) |
  77. (1 << REG_DRAM_TRAINING_AUTO_OFFS);
  78. reg_write(REG_DRAM_TRAINING_SHADOW_ADDR, reg);
  79. /* Wait */
  80. do {
  81. reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) &
  82. (1 << REG_DRAM_TRAINING_AUTO_OFFS);
  83. } while (reg); /* Wait for '0' */
  84. reg = reg_read(REG_DRAM_TRAINING_ADDR);
  85. /* Check if Successful */
  86. if (reg & (1 << REG_DRAM_TRAINING_ERROR_OFFS)) {
  87. /*
  88. * Read results to arrays - Results are required for WL
  89. * High freq Supplement and DQS Centralization
  90. */
  91. for (cs = 0; cs < MAX_CS; cs++) {
  92. if (dram_info->cs_ena & (1 << cs)) {
  93. for (pup = 0;
  94. pup < dram_info->num_of_total_pups;
  95. pup++) {
  96. if (pup == dram_info->num_of_std_pups
  97. && dram_info->ecc_ena)
  98. pup = ECC_PUP;
  99. reg =
  100. ddr3_read_pup_reg(PUP_WL_MODE, cs,
  101. pup);
  102. phase =
  103. (reg >> REG_PHY_PHASE_OFFS) &
  104. PUP_PHASE_MASK;
  105. delay = reg & PUP_DELAY_MASK;
  106. dram_info->wl_val[cs][pup][P] = phase;
  107. dram_info->wl_val[cs][pup][D] = delay;
  108. dram_info->wl_val[cs][pup][S] =
  109. WL_HI_FREQ_STATE - 1;
  110. reg =
  111. ddr3_read_pup_reg(PUP_WL_MODE + 0x1,
  112. cs, pup);
  113. dram_info->wl_val[cs][pup][DQS] =
  114. (reg & 0x3F);
  115. }
  116. #ifdef MV_DEBUG_WL
  117. /* Debug message - Print res for cs[i]: cs,PUP,Phase,Delay */
  118. DEBUG_WL_S("DDR3 - Write Leveling - Write Leveling Cs - ");
  119. DEBUG_WL_D((u32) cs, 1);
  120. DEBUG_WL_S(" Results:\n");
  121. for (pup = 0;
  122. pup < dram_info->num_of_total_pups;
  123. pup++) {
  124. if (pup == dram_info->num_of_std_pups
  125. && dram_info->ecc_ena)
  126. pup = ECC_PUP;
  127. DEBUG_WL_S("DDR3 - Write Leveling - PUP: ");
  128. DEBUG_WL_D((u32) pup, 1);
  129. DEBUG_WL_S(", Phase: ");
  130. DEBUG_WL_D((u32)
  131. dram_info->wl_val[cs][pup]
  132. [P], 1);
  133. DEBUG_WL_S(", Delay: ");
  134. DEBUG_WL_D((u32)
  135. dram_info->wl_val[cs][pup]
  136. [D], 2);
  137. DEBUG_WL_S("\n");
  138. }
  139. #endif
  140. }
  141. }
  142. /* Dynamic pad issue (BTS669) during WL */
  143. #ifdef MV88F67XX
  144. if (dpde_flag) {
  145. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR) |
  146. (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS);
  147. reg_write(REG_DUNIT_CTRL_LOW_ADDR, reg);
  148. }
  149. #endif
  150. DEBUG_WL_S("DDR3 - Write Leveling - HW WL Ended Successfully\n");
  151. return MV_OK;
  152. } else {
  153. DEBUG_WL_S("DDR3 - Write Leveling - HW WL Error\n");
  154. return MV_FAIL;
  155. }
  156. }
  157. /*
  158. * Name: ddr3_wl_supplement
  159. * Desc: Write Leveling Supplement
  160. * Args: dram_info - main struct
  161. * Notes:
  162. * Returns: MV_OK if success, MV_FAIL if fail.
  163. */
  164. int ddr3_wl_supplement(MV_DRAM_INFO *dram_info)
  165. {
  166. u32 cs, cnt, pup_num, sum, phase, delay, max_pup_num, pup, sdram_offset;
  167. u32 tmp_count, ecc, reg;
  168. u32 ddr_width, tmp_pup, idx;
  169. u32 sdram_pup_val, uj;
  170. u32 one_clk_err = 0, align_err = 0, no_err = 0, err = 0, err_n = 0;
  171. u32 sdram_data[LEN_WL_SUP_PATTERN] __aligned(32) = { 0 };
  172. ddr_width = dram_info->ddr_width;
  173. no_err = 0;
  174. DEBUG_WL_S("DDR3 - Write Leveling Hi-Freq Supplement - Starting\n");
  175. switch (ddr_width) {
  176. /* Data error from pos-adge to pos-adge */
  177. case 16:
  178. one_clk_err = 4;
  179. align_err = 4;
  180. break;
  181. case 32:
  182. one_clk_err = 8;
  183. align_err = 8;
  184. break;
  185. case 64:
  186. one_clk_err = 0x10;
  187. align_err = 0x10;
  188. break;
  189. default:
  190. DEBUG_WL_S("Error - bus width!!!\n");
  191. return MV_FAIL;
  192. }
  193. /* Enable SW override */
  194. reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
  195. (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  196. /* [0] = 1 - Enable SW override */
  197. /* 0x15B8 - Training SW 2 Register */
  198. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  199. DEBUG_WL_S("DDR3 - Write Leveling Hi-Freq Supplement - SW Override Enabled\n");
  200. reg = (1 << REG_DRAM_TRAINING_AUTO_OFFS);
  201. reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
  202. tmp_count = 0;
  203. for (cs = 0; cs < MAX_CS; cs++) {
  204. if (dram_info->cs_ena & (1 << cs)) {
  205. sum = 0;
  206. /*
  207. * 2 iterations loop: 1)actual WL results 2) fix WL
  208. * if needed
  209. */
  210. for (cnt = 0; cnt < COUNT_WL_HI_FREQ; cnt++) {
  211. DEBUG_WL_C("COUNT = ", cnt, 1);
  212. for (ecc = 0; ecc < (dram_info->ecc_ena + 1);
  213. ecc++) {
  214. if (ecc) {
  215. DEBUG_WL_S("ECC PUP:\n");
  216. } else {
  217. DEBUG_WL_S("DATA PUP:\n");
  218. }
  219. max_pup_num =
  220. dram_info->num_of_std_pups * (1 -
  221. ecc) +
  222. ecc;
  223. /* ECC Support - Switch ECC Mux on ecc=1 */
  224. reg =
  225. (reg_read(REG_DRAM_TRAINING_2_ADDR)
  226. & ~(1 <<
  227. REG_DRAM_TRAINING_2_ECC_MUX_OFFS));
  228. reg |=
  229. (dram_info->ecc_ena *
  230. ecc <<
  231. REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
  232. reg_write(REG_DRAM_TRAINING_2_ADDR,
  233. reg);
  234. ddr3_reset_phy_read_fifo();
  235. /* Write to memory */
  236. sdram_offset =
  237. tmp_count * (SDRAM_CS_SIZE + 1) +
  238. 0x200;
  239. if (MV_OK != ddr3_dram_sram_burst((u32)
  240. wl_sup_pattern,
  241. sdram_offset,
  242. LEN_WL_SUP_PATTERN))
  243. return MV_FAIL;
  244. /* Read from memory */
  245. if (MV_OK !=
  246. ddr3_dram_sram_burst(sdram_offset,
  247. (u32)
  248. sdram_data,
  249. LEN_WL_SUP_PATTERN))
  250. return MV_FAIL;
  251. /* Print the buffer */
  252. for (uj = 0; uj < LEN_WL_SUP_PATTERN;
  253. uj++) {
  254. if ((uj % 4 == 0) && (uj != 0)) {
  255. DEBUG_WL_S("\n");
  256. }
  257. DEBUG_WL_D(sdram_data[uj],
  258. 8);
  259. DEBUG_WL_S(" ");
  260. }
  261. /* Check pup which DQS/DATA is error */
  262. for (pup = 0; pup < max_pup_num; pup++) {
  263. /* ECC support - bit 8 */
  264. pup_num = (ecc) ? ECC_PUP : pup;
  265. if (pup < 4) { /* lower 32 bit */
  266. tmp_pup = pup;
  267. idx =
  268. WL_SUP_READ_DRAM_ENTRY;
  269. } else { /* higher 32 bit */
  270. tmp_pup = pup - 4;
  271. idx =
  272. WL_SUP_READ_DRAM_ENTRY
  273. + 1;
  274. }
  275. DEBUG_WL_S("\nCS: ");
  276. DEBUG_WL_D((u32) cs, 1);
  277. DEBUG_WL_S(" PUP: ");
  278. DEBUG_WL_D((u32) pup_num, 1);
  279. DEBUG_WL_S("\n");
  280. sdram_pup_val =
  281. ((sdram_data[idx] >>
  282. ((tmp_pup) * 8)) & 0xFF);
  283. DEBUG_WL_C("Actual Data = ",
  284. sdram_pup_val, 2);
  285. DEBUG_WL_C("Expected Data = ",
  286. (WL_SUP_EXPECTED_DATA
  287. + pup), 2);
  288. /*
  289. * ALINGHMENT: calculate
  290. * expected data vs actual data
  291. */
  292. err =
  293. (WL_SUP_EXPECTED_DATA +
  294. pup) - sdram_pup_val;
  295. /*
  296. * CLOCK LONG: calculate
  297. * expected data vs actual data
  298. */
  299. err_n =
  300. sdram_pup_val -
  301. (WL_SUP_EXPECTED_DATA +
  302. pup);
  303. DEBUG_WL_C("err = ", err, 2);
  304. DEBUG_WL_C("err_n = ", err_n,
  305. 2);
  306. if (err == no_err) {
  307. /* PUP is correct - increment State */
  308. dram_info->wl_val[cs]
  309. [pup_num]
  310. [S] = 1;
  311. } else if (err_n == one_clk_err) {
  312. /* clock is longer than DQS */
  313. phase =
  314. ((dram_info->wl_val
  315. [cs]
  316. [pup_num][P] +
  317. WL_HI_FREQ_SHIFT)
  318. % MAX_PHASE_2TO1);
  319. dram_info->wl_val[cs]
  320. [pup_num]
  321. [P] = phase;
  322. delay =
  323. dram_info->wl_val
  324. [cs][pup_num]
  325. [D];
  326. DEBUG_WL_S("#### Clock is longer than DQS more than one clk cycle ####\n");
  327. ddr3_write_pup_reg
  328. (PUP_WL_MODE, cs,
  329. pup * (1 - ecc) +
  330. ECC_PUP * ecc,
  331. phase, delay);
  332. } else if (err == align_err) {
  333. /* clock is align to DQS */
  334. phase =
  335. dram_info->wl_val
  336. [cs][pup_num]
  337. [P];
  338. delay =
  339. dram_info->wl_val
  340. [cs][pup_num]
  341. [D];
  342. DEBUG_WL_S("#### Alignment PUPS problem ####\n");
  343. if ((phase == 0)
  344. || ((phase == 1)
  345. && (delay <=
  346. 0x10))) {
  347. DEBUG_WL_S("#### Warning - Possible Layout Violation (DQS is longer than CLK)####\n");
  348. }
  349. phase = 0x0;
  350. delay = 0x0;
  351. dram_info->wl_val[cs]
  352. [pup_num]
  353. [P] = phase;
  354. dram_info->wl_val[cs]
  355. [pup_num]
  356. [D] = delay;
  357. ddr3_write_pup_reg
  358. (PUP_WL_MODE, cs,
  359. pup * (1 - ecc) +
  360. ECC_PUP * ecc,
  361. phase, delay);
  362. }
  363. /* Stop condition for ECC phase */
  364. pup = (ecc) ? max_pup_num : pup;
  365. }
  366. /* ECC Support - Disable ECC MUX */
  367. reg =
  368. (reg_read(REG_DRAM_TRAINING_2_ADDR)
  369. & ~(1 <<
  370. REG_DRAM_TRAINING_2_ECC_MUX_OFFS));
  371. reg_write(REG_DRAM_TRAINING_2_ADDR,
  372. reg);
  373. }
  374. }
  375. for (pup = 0; pup < dram_info->num_of_std_pups; pup++)
  376. sum += dram_info->wl_val[cs][pup][S];
  377. if (dram_info->ecc_ena)
  378. sum += dram_info->wl_val[cs][ECC_PUP][S];
  379. /* Checks if any pup is not locked after the change */
  380. if (sum < (WL_HI_FREQ_STATE * (dram_info->num_of_total_pups))) {
  381. DEBUG_WL_C("DDR3 - Write Leveling Hi-Freq Supplement - didn't work for Cs - ",
  382. (u32) cs, 1);
  383. return MV_FAIL;
  384. }
  385. tmp_count++;
  386. }
  387. }
  388. dram_info->wl_max_phase = 0;
  389. dram_info->wl_min_phase = 10;
  390. /*
  391. * Read results to arrays - Results are required for DQS Centralization
  392. */
  393. for (cs = 0; cs < MAX_CS; cs++) {
  394. if (dram_info->cs_ena & (1 << cs)) {
  395. for (pup = 0; pup < dram_info->num_of_total_pups; pup++) {
  396. if (pup == dram_info->num_of_std_pups
  397. && dram_info->ecc_ena)
  398. pup = ECC_PUP;
  399. reg = ddr3_read_pup_reg(PUP_WL_MODE, cs, pup);
  400. phase =
  401. (reg >> REG_PHY_PHASE_OFFS) &
  402. PUP_PHASE_MASK;
  403. if (phase > dram_info->wl_max_phase)
  404. dram_info->wl_max_phase = phase;
  405. if (phase < dram_info->wl_min_phase)
  406. dram_info->wl_min_phase = phase;
  407. }
  408. }
  409. }
  410. /* Disable SW override - Must be in a different stage */
  411. /* [0]=0 - Enable SW override */
  412. reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
  413. reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  414. /* 0x15B8 - Training SW 2 Register */
  415. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  416. reg = reg_read(REG_DRAM_TRAINING_1_ADDR) |
  417. (1 << REG_DRAM_TRAINING_1_TRNBPOINT_OFFS);
  418. reg_write(REG_DRAM_TRAINING_1_ADDR, reg);
  419. DEBUG_WL_S("DDR3 - Write Leveling Hi-Freq Supplement - Ended Successfully\n");
  420. return MV_OK;
  421. }
  422. /*
  423. * Name: ddr3_write_leveling_hw_reg_dimm
  424. * Desc: Execute Write leveling phase by HW
  425. * Args: freq - current sequence frequency
  426. * dram_info - main struct
  427. * Notes:
  428. * Returns: MV_OK if success, MV_FAIL if fail.
  429. */
  430. int ddr3_write_leveling_hw_reg_dimm(u32 freq, MV_DRAM_INFO *dram_info)
  431. {
  432. u32 reg, phase, delay, cs, pup, pup_num;
  433. __maybe_unused int dpde_flag = 0;
  434. /* Debug message - Start Read leveling procedure */
  435. DEBUG_WL_S("DDR3 - Write Leveling - Starting HW WL procedure\n");
  436. if (dram_info->num_cs > 2) {
  437. DEBUG_WL_S("DDR3 - Write Leveling - HW WL Ended Successfully\n");
  438. return MV_NO_CHANGE;
  439. }
  440. /* If target freq = 400 move clock start point */
  441. /* Write to control PUP to Control Deskew Regs */
  442. if (freq <= DDR_400) {
  443. for (pup = 0; pup <= dram_info->num_of_total_pups; pup++) {
  444. /* PUP_DELAY_MASK 0x1F */
  445. /* reg = 0x0C10001F + (uj << 16); */
  446. ddr3_write_ctrl_pup_reg(1, pup, CNTRL_PUP_DESKEW + pup,
  447. 0x1F);
  448. }
  449. }
  450. #ifdef MV88F67XX
  451. /* Dynamic pad issue (BTS669) during WL */
  452. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR);
  453. if (reg & (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS)) {
  454. dpde_flag = 1;
  455. reg_write(REG_DUNIT_CTRL_LOW_ADDR,
  456. reg & ~(1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS));
  457. }
  458. #endif
  459. reg = (1 << REG_DRAM_TRAINING_WL_OFFS);
  460. /* Config the retest number */
  461. reg |= (COUNT_HW_WL << REG_DRAM_TRAINING_RETEST_OFFS);
  462. reg |= (dram_info->cs_ena << (REG_DRAM_TRAINING_CS_OFFS));
  463. reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
  464. reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) |
  465. (1 << REG_DRAM_TRAINING_AUTO_OFFS);
  466. reg_write(REG_DRAM_TRAINING_SHADOW_ADDR, reg);
  467. /* Wait */
  468. do {
  469. reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) &
  470. (1 << REG_DRAM_TRAINING_AUTO_OFFS);
  471. } while (reg); /* Wait for '0' */
  472. reg = reg_read(REG_DRAM_TRAINING_ADDR);
  473. /* Check if Successful */
  474. if (reg & (1 << REG_DRAM_TRAINING_ERROR_OFFS)) {
  475. /*
  476. * Read results to arrays - Results are required for WL High
  477. * freq Supplement and DQS Centralization
  478. */
  479. for (cs = 0; cs < MAX_CS; cs++) {
  480. if (dram_info->cs_ena & (1 << cs)) {
  481. for (pup = 0;
  482. pup < dram_info->num_of_total_pups;
  483. pup++) {
  484. if (pup == dram_info->num_of_std_pups
  485. && dram_info->ecc_ena)
  486. pup = ECC_BIT;
  487. reg =
  488. ddr3_read_pup_reg(PUP_WL_MODE, cs,
  489. pup);
  490. phase =
  491. (reg >> REG_PHY_PHASE_OFFS) &
  492. PUP_PHASE_MASK;
  493. delay = reg & PUP_DELAY_MASK;
  494. dram_info->wl_val[cs][pup][P] = phase;
  495. dram_info->wl_val[cs][pup][D] = delay;
  496. if ((phase == 1) && (delay >= 0x1D)) {
  497. /*
  498. * Need to do it here for
  499. * uncorrect WL values
  500. */
  501. ddr3_write_pup_reg(PUP_WL_MODE,
  502. cs, pup, 0,
  503. 0);
  504. dram_info->wl_val[cs][pup][P] =
  505. 0;
  506. dram_info->wl_val[cs][pup][D] =
  507. 0;
  508. }
  509. dram_info->wl_val[cs][pup][S] =
  510. WL_HI_FREQ_STATE - 1;
  511. reg =
  512. ddr3_read_pup_reg(PUP_WL_MODE + 0x1,
  513. cs, pup);
  514. dram_info->wl_val[cs][pup][DQS] =
  515. (reg & 0x3F);
  516. }
  517. #ifdef MV_DEBUG_WL
  518. /*
  519. * Debug message - Print res for cs[i]:
  520. * cs,PUP,Phase,Delay
  521. */
  522. DEBUG_WL_S("DDR3 - Write Leveling - Write Leveling Cs - ");
  523. DEBUG_WL_D((u32) cs, 1);
  524. DEBUG_WL_S(" Results:\n");
  525. for (pup = 0;
  526. pup < dram_info->num_of_total_pups;
  527. pup++) {
  528. DEBUG_WL_S
  529. ("DDR3 - Write Leveling - PUP: ");
  530. DEBUG_WL_D((u32) pup, 1);
  531. DEBUG_WL_S(", Phase: ");
  532. DEBUG_WL_D((u32)
  533. dram_info->wl_val[cs][pup]
  534. [P], 1);
  535. DEBUG_WL_S(", Delay: ");
  536. DEBUG_WL_D((u32)
  537. dram_info->wl_val[cs][pup]
  538. [D], 2);
  539. DEBUG_WL_S("\n");
  540. }
  541. #endif
  542. }
  543. }
  544. #ifdef MV88F67XX
  545. /* Dynamic pad issue (BTS669) during WL */
  546. if (dpde_flag) {
  547. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR) |
  548. (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS);
  549. reg_write(REG_DUNIT_CTRL_LOW_ADDR, reg);
  550. }
  551. #endif
  552. DEBUG_WL_S("DDR3 - Write Leveling - HW WL Ended Successfully\n");
  553. /* If target freq = 400 move clock back */
  554. /* Write to control PUP to Control Deskew Regs */
  555. if (freq <= DDR_400) {
  556. for (pup = 0; pup <= dram_info->num_of_total_pups;
  557. pup++) {
  558. ddr3_write_ctrl_pup_reg(1, pup,
  559. CNTRL_PUP_DESKEW + pup, 0);
  560. }
  561. }
  562. return MV_OK;
  563. } else {
  564. /* Configure Each PUP with locked leveling settings */
  565. for (cs = 0; cs < MAX_CS; cs++) {
  566. if (dram_info->cs_ena & (1 << cs)) {
  567. for (pup = 0;
  568. pup < dram_info->num_of_total_pups;
  569. pup++) {
  570. /* ECC support - bit 8 */
  571. pup_num = (pup == dram_info->num_of_std_pups) ?
  572. ECC_BIT : pup;
  573. ddr3_write_pup_reg(PUP_WL_MODE, cs,
  574. pup_num, 0, 0);
  575. }
  576. }
  577. }
  578. reg_write(REG_DRAM_TRAINING_ADDR, 0);
  579. /* If target freq = 400 move clock back */
  580. /* Write to control PUP to Control Deskew Regs */
  581. if (freq <= DDR_400) {
  582. for (pup = 0; pup <= dram_info->num_of_total_pups;
  583. pup++) {
  584. ddr3_write_ctrl_pup_reg(1, pup,
  585. CNTRL_PUP_DESKEW + pup, 0);
  586. }
  587. }
  588. DEBUG_WL_S("DDR3 - Write Leveling - HW WL Ended Successfully\n");
  589. return MV_NO_CHANGE;
  590. }
  591. }
  592. /*
  593. * Name: ddr3_write_leveling_sw
  594. * Desc: Execute Write leveling phase by SW
  595. * Args: freq - current sequence frequency
  596. * dram_info - main struct
  597. * Notes:
  598. * Returns: MV_OK if success, MV_FAIL if fail.
  599. */
  600. int ddr3_write_leveling_sw(u32 freq, int ratio_2to1, MV_DRAM_INFO *dram_info)
  601. {
  602. u32 reg, cs, cnt, pup, max_pup_num;
  603. u32 res[MAX_CS];
  604. max_pup_num = dram_info->num_of_total_pups;
  605. __maybe_unused int dpde_flag = 0;
  606. /* Debug message - Start Write leveling procedure */
  607. DEBUG_WL_S("DDR3 - Write Leveling - Starting SW WL procedure\n");
  608. #ifdef MV88F67XX
  609. /* Dynamic pad issue (BTS669) during WL */
  610. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR);
  611. if (reg & (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS)) {
  612. dpde_flag = 1;
  613. reg_write(REG_DUNIT_CTRL_LOW_ADDR,
  614. reg & ~(1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS));
  615. }
  616. #endif
  617. /* Set Output buffer-off to all CS and correct ODT values */
  618. for (cs = 0; cs < MAX_CS; cs++) {
  619. if (dram_info->cs_ena & (1 << cs)) {
  620. reg = reg_read(REG_DDR3_MR1_ADDR) &
  621. REG_DDR3_MR1_ODT_MASK;
  622. reg |= odt_static[dram_info->cs_ena][cs];
  623. reg |= (1 << REG_DDR3_MR1_OUTBUF_DIS_OFFS);
  624. /* 0x15D0 - DDR3 MR0 Register */
  625. reg_write(REG_DDR3_MR1_ADDR, reg);
  626. /* Issue MRS Command to current cs */
  627. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  628. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  629. /*
  630. * [3-0] = 0x4 - MR1 Command, [11-8] -
  631. * enable current cs
  632. */
  633. /* 0x1418 - SDRAM Operation Register */
  634. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  635. udelay(MRS_DELAY);
  636. }
  637. }
  638. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Qoff and RTT Values are set for all Cs\n");
  639. /* Enable SW override */
  640. reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
  641. (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  642. /* [0] = 1 - Enable SW override */
  643. /* 0x15B8 - Training SW 2 Register */
  644. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  645. DEBUG_WL_FULL_S("DDR3 - Write Leveling - SW Override Enabled\n");
  646. /* Enable PHY write leveling mode */
  647. reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
  648. ~(1 << REG_DRAM_TRAINING_2_WL_MODE_OFFS);
  649. /* [2] = 0 - TrnWLMode - Enable */
  650. /* 0x15B8 - Training SW 2 Register */
  651. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  652. /* Reset WL results arry */
  653. memset(dram_info->wl_val, 0, sizeof(u32) * MAX_CS * MAX_PUP_NUM * 7);
  654. /* Loop for each cs */
  655. for (cs = 0; cs < MAX_CS; cs++) {
  656. if (dram_info->cs_ena & (1 << cs)) {
  657. DEBUG_WL_FULL_C("DDR3 - Write Leveling - Starting working with Cs - ",
  658. (u32) cs, 1);
  659. /* Refresh X9 current cs */
  660. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Refresh X9\n");
  661. for (cnt = 0; cnt < COUNT_WL_RFRS; cnt++) {
  662. reg =
  663. REG_SDRAM_OPERATION_CMD_RFRS & ~(1 <<
  664. (REG_SDRAM_OPERATION_CS_OFFS
  665. + cs));
  666. /* [3-0] = 0x2 - refresh, [11-8] - enable current cs */
  667. reg_write(REG_SDRAM_OPERATION_ADDR, reg); /* 0x1418 - SDRAM Operation Register */
  668. do {
  669. reg =
  670. ((reg_read
  671. (REG_SDRAM_OPERATION_ADDR)) &
  672. REG_SDRAM_OPERATION_CMD_RFRS_DONE);
  673. } while (reg); /* Wait for '0' */
  674. }
  675. /* Configure MR1 in Cs[CsNum] - write leveling on, output buffer on */
  676. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Configure MR1 for current Cs: WL-on,OB-on\n");
  677. reg = reg_read(REG_DDR3_MR1_ADDR) &
  678. REG_DDR3_MR1_OUTBUF_WL_MASK;
  679. /* Set ODT Values */
  680. reg &= REG_DDR3_MR1_ODT_MASK;
  681. reg |= odt_static[dram_info->cs_ena][cs];
  682. /* Enable WL MODE */
  683. reg |= (1 << REG_DDR3_MR1_WL_ENA_OFFS);
  684. /* [7]=1, [12]=0 - Output Buffer and write leveling enabled */
  685. reg_write(REG_DDR3_MR1_ADDR, reg); /* 0x15D4 - DDR3 MR1 Register */
  686. /* Issue MRS Command to current cs */
  687. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  688. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  689. /*
  690. * [3-0] = 0x4 - MR1 Command, [11-8] -
  691. * enable current cs
  692. */
  693. /* 0x1418 - SDRAM Operation Register */
  694. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  695. udelay(MRS_DELAY);
  696. /* Write leveling cs[cs] */
  697. if (MV_OK !=
  698. ddr3_write_leveling_single_cs(cs, freq, ratio_2to1,
  699. (u32 *)(res + cs),
  700. dram_info)) {
  701. DEBUG_WL_FULL_C("DDR3 - Write Leveling single Cs - FAILED - Cs - ",
  702. (u32) cs, 1);
  703. for (pup = 0; pup < max_pup_num; pup++) {
  704. if (((res[cs] >> pup) & 0x1) == 0) {
  705. DEBUG_WL_C("Failed Byte : ",
  706. pup, 1);
  707. }
  708. }
  709. return MV_FAIL;
  710. }
  711. /* Set TrnWLDeUpd - After each CS is done */
  712. reg = reg_read(REG_TRAINING_WL_ADDR) |
  713. (1 << REG_TRAINING_WL_CS_DONE_OFFS);
  714. /* 0x16AC - Training Write leveling register */
  715. reg_write(REG_TRAINING_WL_ADDR, reg);
  716. /*
  717. * Debug message - Finished Write leveling cs[cs] -
  718. * each PUP Fail/Success
  719. */
  720. DEBUG_WL_FULL_C("DDR3 - Write Leveling - Finished Cs - ", (u32) cs,
  721. 1);
  722. DEBUG_WL_FULL_C("DDR3 - Write Leveling - The Results: 1-PUP locked, 0-PUP failed -",
  723. (u32) res[cs], 3);
  724. /*
  725. * Configure MR1 in cs[cs] - write leveling off (0),
  726. * output buffer off (1)
  727. */
  728. reg = reg_read(REG_DDR3_MR1_ADDR) &
  729. REG_DDR3_MR1_OUTBUF_WL_MASK;
  730. reg |= (1 << REG_DDR3_MR1_OUTBUF_DIS_OFFS);
  731. /* No need to sort ODT since it is same CS */
  732. /* 0x15D4 - DDR3 MR1 Register */
  733. reg_write(REG_DDR3_MR1_ADDR, reg);
  734. /* Issue MRS Command to current cs */
  735. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  736. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  737. /*
  738. * [3-0] = 0x4 - MR1 Command, [11-8] -
  739. * enable current cs
  740. */
  741. /* 0x1418 - SDRAM Operation Register */
  742. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  743. udelay(MRS_DELAY);
  744. }
  745. }
  746. /* Disable WL Mode */
  747. /* [2]=1 - TrnWLMode - Disable */
  748. reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
  749. reg |= (1 << REG_DRAM_TRAINING_2_WL_MODE_OFFS);
  750. /* 0x15B8 - Training SW 2 Register */
  751. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  752. /* Disable SW override - Must be in a different stage */
  753. /* [0]=0 - Enable SW override */
  754. reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
  755. reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  756. /* 0x15B8 - Training SW 2 Register */
  757. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  758. /* Set Output buffer-on to all CS and correct ODT values */
  759. for (cs = 0; cs < MAX_CS; cs++) {
  760. if (dram_info->cs_ena & (1 << cs)) {
  761. reg = reg_read(REG_DDR3_MR1_ADDR) &
  762. REG_DDR3_MR1_ODT_MASK;
  763. reg &= REG_DDR3_MR1_OUTBUF_WL_MASK;
  764. reg |= odt_static[dram_info->cs_ena][cs];
  765. /* 0x15D0 - DDR3 MR1 Register */
  766. reg_write(REG_DDR3_MR1_ADDR, reg);
  767. /* Issue MRS Command to current cs */
  768. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  769. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  770. /*
  771. * [3-0] = 0x4 - MR1 Command, [11-8] -
  772. * enable current cs
  773. */
  774. /* 0x1418 - SDRAM Operation Register */
  775. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  776. udelay(MRS_DELAY);
  777. }
  778. }
  779. #ifdef MV88F67XX
  780. /* Dynamic pad issue (BTS669) during WL */
  781. if (dpde_flag) {
  782. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR) |
  783. (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS);
  784. reg_write(REG_DUNIT_CTRL_LOW_ADDR, reg);
  785. }
  786. #endif
  787. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Finished WL procedure for all Cs\n");
  788. return MV_OK;
  789. }
  790. #if !defined(MV88F672X)
  791. /*
  792. * Name: ddr3_write_leveling_sw
  793. * Desc: Execute Write leveling phase by SW
  794. * Args: freq - current sequence frequency
  795. * dram_info - main struct
  796. * Notes:
  797. * Returns: MV_OK if success, MV_FAIL if fail.
  798. */
  799. int ddr3_write_leveling_sw_reg_dimm(u32 freq, int ratio_2to1,
  800. MV_DRAM_INFO *dram_info)
  801. {
  802. u32 reg, cs, cnt, pup;
  803. u32 res[MAX_CS];
  804. __maybe_unused int dpde_flag = 0;
  805. /* Debug message - Start Write leveling procedure */
  806. DEBUG_WL_S("DDR3 - Write Leveling - Starting SW WL procedure\n");
  807. #ifdef MV88F67XX
  808. /* Dynamic pad issue (BTS669) during WL */
  809. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR);
  810. if (reg & (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS)) {
  811. dpde_flag = 1;
  812. reg_write(REG_DUNIT_CTRL_LOW_ADDR,
  813. reg & ~(1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS));
  814. }
  815. #endif
  816. /* If target freq = 400 move clock start point */
  817. /* Write to control PUP to Control Deskew Regs */
  818. if (freq <= DDR_400) {
  819. for (pup = 0; pup <= dram_info->num_of_total_pups; pup++) {
  820. /* PUP_DELAY_MASK 0x1F */
  821. /* reg = 0x0C10001F + (uj << 16); */
  822. ddr3_write_ctrl_pup_reg(1, pup, CNTRL_PUP_DESKEW + pup,
  823. 0x1F);
  824. }
  825. }
  826. /* Set Output buffer-off to all CS and correct ODT values */
  827. for (cs = 0; cs < MAX_CS; cs++) {
  828. if (dram_info->cs_ena & (1 << cs)) {
  829. reg = reg_read(REG_DDR3_MR1_ADDR) &
  830. REG_DDR3_MR1_ODT_MASK;
  831. reg |= odt_static[dram_info->cs_ena][cs];
  832. reg |= (1 << REG_DDR3_MR1_OUTBUF_DIS_OFFS);
  833. /* 0x15D0 - DDR3 MR0 Register */
  834. reg_write(REG_DDR3_MR1_ADDR, reg);
  835. /* Issue MRS Command to current cs */
  836. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  837. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  838. /*
  839. * [3-0] = 0x4 - MR1 Command, [11-8] -
  840. * enable current cs
  841. */
  842. /* 0x1418 - SDRAM Operation Register */
  843. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  844. udelay(MRS_DELAY);
  845. }
  846. }
  847. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Qoff and RTT Values are set for all Cs\n");
  848. /* Enable SW override */
  849. reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
  850. (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  851. /* [0] = 1 - Enable SW override */
  852. /* 0x15B8 - Training SW 2 Register */
  853. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  854. DEBUG_WL_FULL_S("DDR3 - Write Leveling - SW Override Enabled\n");
  855. /* Enable PHY write leveling mode */
  856. reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
  857. ~(1 << REG_DRAM_TRAINING_2_WL_MODE_OFFS);
  858. /* [2] = 0 - TrnWLMode - Enable */
  859. /* 0x15B8 - Training SW 2 Register */
  860. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  861. /* Loop for each cs */
  862. for (cs = 0; cs < MAX_CS; cs++) {
  863. if (dram_info->cs_ena & (1 << cs)) {
  864. DEBUG_WL_FULL_C("DDR3 - Write Leveling - Starting working with Cs - ",
  865. (u32) cs, 1);
  866. /* Refresh X9 current cs */
  867. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Refresh X9\n");
  868. for (cnt = 0; cnt < COUNT_WL_RFRS; cnt++) {
  869. reg =
  870. REG_SDRAM_OPERATION_CMD_RFRS & ~(1 <<
  871. (REG_SDRAM_OPERATION_CS_OFFS
  872. + cs));
  873. /* [3-0] = 0x2 - refresh, [11-8] - enable current cs */
  874. reg_write(REG_SDRAM_OPERATION_ADDR, reg); /* 0x1418 - SDRAM Operation Register */
  875. do {
  876. reg =
  877. ((reg_read
  878. (REG_SDRAM_OPERATION_ADDR)) &
  879. REG_SDRAM_OPERATION_CMD_RFRS_DONE);
  880. } while (reg); /* Wait for '0' */
  881. }
  882. /*
  883. * Configure MR1 in Cs[CsNum] - write leveling on,
  884. * output buffer on
  885. */
  886. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Configure MR1 for current Cs: WL-on,OB-on\n");
  887. reg = reg_read(REG_DDR3_MR1_ADDR) &
  888. REG_DDR3_MR1_OUTBUF_WL_MASK;
  889. /* Set ODT Values */
  890. reg &= REG_DDR3_MR1_ODT_MASK;
  891. reg |= odt_static[dram_info->cs_ena][cs];
  892. /* Enable WL MODE */
  893. reg |= (1 << REG_DDR3_MR1_WL_ENA_OFFS);
  894. /*
  895. * [7]=1, [12]=0 - Output Buffer and write leveling
  896. * enabled
  897. */
  898. /* 0x15D4 - DDR3 MR1 Register */
  899. reg_write(REG_DDR3_MR1_ADDR, reg);
  900. /* Issue MRS Command to current cs */
  901. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  902. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  903. /*
  904. * [3-0] = 0x4 - MR1 Command, [11-8] -
  905. * enable current cs
  906. */
  907. /* 0x1418 - SDRAM Operation Register */
  908. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  909. udelay(MRS_DELAY);
  910. /* Write leveling cs[cs] */
  911. if (MV_OK !=
  912. ddr3_write_leveling_single_cs(cs, freq, ratio_2to1,
  913. (u32 *)(res + cs),
  914. dram_info)) {
  915. DEBUG_WL_FULL_C("DDR3 - Write Leveling single Cs - FAILED - Cs - ",
  916. (u32) cs, 1);
  917. return MV_FAIL;
  918. }
  919. /* Set TrnWLDeUpd - After each CS is done */
  920. reg = reg_read(REG_TRAINING_WL_ADDR) |
  921. (1 << REG_TRAINING_WL_CS_DONE_OFFS);
  922. /* 0x16AC - Training Write leveling register */
  923. reg_write(REG_TRAINING_WL_ADDR, reg);
  924. /*
  925. * Debug message - Finished Write leveling cs[cs] -
  926. * each PUP Fail/Success
  927. */
  928. DEBUG_WL_FULL_C("DDR3 - Write Leveling - Finished Cs - ", (u32) cs,
  929. 1);
  930. DEBUG_WL_FULL_C("DDR3 - Write Leveling - The Results: 1-PUP locked, 0-PUP failed -",
  931. (u32) res[cs], 3);
  932. /* Configure MR1 in cs[cs] - write leveling off (0), output buffer off (1) */
  933. reg = reg_read(REG_DDR3_MR1_ADDR) &
  934. REG_DDR3_MR1_OUTBUF_WL_MASK;
  935. reg |= (1 << REG_DDR3_MR1_OUTBUF_DIS_OFFS);
  936. /* No need to sort ODT since it is same CS */
  937. /* 0x15D4 - DDR3 MR1 Register */
  938. reg_write(REG_DDR3_MR1_ADDR, reg);
  939. /* Issue MRS Command to current cs */
  940. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  941. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  942. /*
  943. * [3-0] = 0x4 - MR1 Command, [11-8] -
  944. * enable current cs
  945. */
  946. /* 0x1418 - SDRAM Operation Register */
  947. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  948. udelay(MRS_DELAY);
  949. }
  950. }
  951. /* Disable WL Mode */
  952. /* [2]=1 - TrnWLMode - Disable */
  953. reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
  954. reg |= (1 << REG_DRAM_TRAINING_2_WL_MODE_OFFS);
  955. /* 0x15B8 - Training SW 2 Register */
  956. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  957. /* Disable SW override - Must be in a different stage */
  958. /* [0]=0 - Enable SW override */
  959. reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
  960. reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
  961. /* 0x15B8 - Training SW 2 Register */
  962. reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
  963. /* Set Output buffer-on to all CS and correct ODT values */
  964. for (cs = 0; cs < MAX_CS; cs++) {
  965. if (dram_info->cs_ena & (1 << cs)) {
  966. reg = reg_read(REG_DDR3_MR1_ADDR) &
  967. REG_DDR3_MR1_ODT_MASK;
  968. reg &= REG_DDR3_MR1_OUTBUF_WL_MASK;
  969. reg |= odt_static[dram_info->cs_ena][cs];
  970. /* 0x15D0 - DDR3 MR1 Register */
  971. reg_write(REG_DDR3_MR1_ADDR, reg);
  972. /* Issue MRS Command to current cs */
  973. reg = REG_SDRAM_OPERATION_CMD_MR1 &
  974. ~(1 << (REG_SDRAM_OPERATION_CS_OFFS + cs));
  975. /*
  976. * [3-0] = 0x4 - MR1 Command, [11-8] -
  977. * enable current cs
  978. */
  979. /* 0x1418 - SDRAM Operation Register */
  980. reg_write(REG_SDRAM_OPERATION_ADDR, reg);
  981. udelay(MRS_DELAY);
  982. }
  983. }
  984. #ifdef MV88F67XX
  985. /* Dynamic pad issue (BTS669) during WL */
  986. if (dpde_flag) {
  987. reg = reg_read(REG_DUNIT_CTRL_LOW_ADDR) |
  988. (1 << REG_DUNIT_CTRL_LOW_DPDE_OFFS);
  989. reg_write(REG_DUNIT_CTRL_LOW_ADDR, reg);
  990. }
  991. #endif
  992. /* If target freq = 400 move clock back */
  993. /* Write to control PUP to Control Deskew Regs */
  994. if (freq <= DDR_400) {
  995. for (pup = 0; pup <= dram_info->num_of_total_pups; pup++) {
  996. ddr3_write_ctrl_pup_reg(1, pup, CNTRL_PUP_DESKEW + pup,
  997. 0);
  998. }
  999. }
  1000. DEBUG_WL_FULL_S("DDR3 - Write Leveling - Finished WL procedure for all Cs\n");
  1001. return MV_OK;
  1002. }
  1003. #endif
  1004. /*
  1005. * Name: ddr3_write_leveling_single_cs
  1006. * Desc: Execute Write leveling for single Chip select
  1007. * Args: cs - current chip select
  1008. * freq - current sequence frequency
  1009. * result - res array
  1010. * dram_info - main struct
  1011. * Notes:
  1012. * Returns: MV_OK if success, MV_FAIL if fail.
  1013. */
  1014. static int ddr3_write_leveling_single_cs(u32 cs, u32 freq, int ratio_2to1,
  1015. u32 *result, MV_DRAM_INFO *dram_info)
  1016. {
  1017. u32 reg, pup_num, delay, phase, phaseMax, max_pup_num, pup,
  1018. max_pup_mask;
  1019. max_pup_num = dram_info->num_of_total_pups;
  1020. *result = 0;
  1021. u32 flag[MAX_PUP_NUM] = { 0 };
  1022. DEBUG_WL_FULL_C("DDR3 - Write Leveling Single Cs - WL for Cs - ",
  1023. (u32) cs, 1);
  1024. switch (max_pup_num) {
  1025. case 2:
  1026. max_pup_mask = 0x3;
  1027. break;
  1028. case 4:
  1029. max_pup_mask = 0xf;
  1030. DEBUG_WL_C("max_pup_mask = ", max_pup_mask, 3);
  1031. break;
  1032. case 5:
  1033. max_pup_mask = 0x1f;
  1034. DEBUG_WL_C("max_pup_mask = ", max_pup_mask, 3);
  1035. break;
  1036. case 8:
  1037. max_pup_mask = 0xff;
  1038. DEBUG_WL_C("max_pup_mask = ", max_pup_mask, 3);
  1039. break;
  1040. case 9:
  1041. max_pup_mask = 0x1ff;
  1042. DEBUG_WL_C("max_pup_mask = ", max_pup_mask, 3);
  1043. break;
  1044. default:
  1045. DEBUG_WL_C("ddr3_write_leveling_single_cs wrong max_pup_num = ",
  1046. max_pup_num, 3);
  1047. return MV_FAIL;
  1048. }
  1049. /* CS ODT Override */
  1050. reg = reg_read(REG_SDRAM_ODT_CTRL_HIGH_ADDR) &
  1051. REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK;
  1052. reg |= (REG_SDRAM_ODT_CTRL_HIGH_OVRD_ENA << (2 * cs));
  1053. /* Set 0x3 - Enable ODT on the curent cs and disable on other cs */
  1054. /* 0x1498 - SDRAM ODT Control high */
  1055. reg_write(REG_SDRAM_ODT_CTRL_HIGH_ADDR, reg);
  1056. DEBUG_WL_FULL_S("DDR3 - Write Leveling Single Cs - ODT Asserted for current Cs\n");
  1057. /* tWLMRD Delay */
  1058. /* Delay of minimum 40 Dram clock cycles - 20 Tclk cycles */
  1059. udelay(1);
  1060. /* [1:0] - current cs number */
  1061. reg = (reg_read(REG_TRAINING_WL_ADDR) & REG_TRAINING_WL_CS_MASK) | cs;
  1062. reg |= (1 << REG_TRAINING_WL_UPD_OFFS); /* [2] - trnWLCsUpd */
  1063. /* 0x16AC - Training Write leveling register */
  1064. reg_write(REG_TRAINING_WL_ADDR, reg);
  1065. /* Broadcast to all PUPs: Reset DQS phase, reset leveling delay */
  1066. ddr3_write_pup_reg(PUP_WL_MODE, cs, PUP_BC, 0, 0);
  1067. /* Seek Edge */
  1068. DEBUG_WL_FULL_S("DDR3 - Write Leveling Single Cs - Seek Edge - Current Cs\n");
  1069. /* Drive DQS high for one cycle - All data PUPs */
  1070. DEBUG_WL_FULL_S("DDR3 - Write Leveling Single Cs - Seek Edge - Driving DQS high for one cycle\n");
  1071. if (!ratio_2to1) {
  1072. reg = (reg_read(REG_TRAINING_WL_ADDR) &
  1073. REG_TRAINING_WL_RATIO_MASK) | REG_TRAINING_WL_1TO1;
  1074. } else {
  1075. reg = (reg_read(REG_TRAINING_WL_ADDR) &
  1076. REG_TRAINING_WL_RATIO_MASK) | REG_TRAINING_WL_2TO1;
  1077. }
  1078. /* 0x16AC - Training Write leveling register */
  1079. reg_write(REG_TRAINING_WL_ADDR, reg);
  1080. /* Wait tWLdelay */
  1081. do {
  1082. /* [29] - trnWLDelayExp */
  1083. reg = (reg_read(REG_TRAINING_WL_ADDR)) &
  1084. REG_TRAINING_WL_DELAYEXP_MASK;
  1085. } while (reg == 0x0); /* Wait for '1' */
  1086. /* Read WL res */
  1087. reg = (reg_read(REG_TRAINING_WL_ADDR) >> REG_TRAINING_WL_RESULTS_OFFS) &
  1088. REG_TRAINING_WL_RESULTS_MASK;
  1089. /* [28:20] - TrnWLResult */
  1090. if (!ratio_2to1) /* Different phase options for 2:1 or 1:1 modes */
  1091. phaseMax = MAX_PHASE_1TO1;
  1092. else
  1093. phaseMax = MAX_PHASE_2TO1;
  1094. DEBUG_WL_FULL_S("DDR3 - Write Leveling Single Cs - Seek Edge - Shift DQS + Octet Leveling\n");
  1095. /* Shift DQS + Octet leveling */
  1096. for (phase = 0; phase < phaseMax; phase++) {
  1097. for (delay = 0; delay < MAX_DELAY; delay++) {
  1098. /* Broadcast to all PUPs: DQS phase,leveling delay */
  1099. ddr3_write_pup_reg(PUP_WL_MODE, cs, PUP_BC, phase,
  1100. delay);
  1101. udelay(1); /* Delay of 3 Tclk cycles */
  1102. DEBUG_WL_FULL_S("DDR3 - Write Leveling Single Cs - Seek Edge: Phase = ");
  1103. DEBUG_WL_FULL_D((u32) phase, 1);
  1104. DEBUG_WL_FULL_S(", Delay = ");
  1105. DEBUG_WL_FULL_D((u32) delay, 1);
  1106. DEBUG_WL_FULL_S(", Counter = ");
  1107. DEBUG_WL_FULL_D((u32) i, 1);
  1108. DEBUG_WL_FULL_S("\n");
  1109. /* Drive DQS high for one cycle - All data PUPs */
  1110. if (!ratio_2to1) {
  1111. reg = (reg_read(REG_TRAINING_WL_ADDR) &
  1112. REG_TRAINING_WL_RATIO_MASK) |
  1113. REG_TRAINING_WL_1TO1;
  1114. } else {
  1115. reg = (reg_read(REG_TRAINING_WL_ADDR) &
  1116. REG_TRAINING_WL_RATIO_MASK) |
  1117. REG_TRAINING_WL_2TO1;
  1118. }
  1119. reg_write(REG_TRAINING_WL_ADDR, reg); /* 0x16AC */
  1120. /* Wait tWLdelay */
  1121. do {
  1122. reg = (reg_read(REG_TRAINING_WL_ADDR)) &
  1123. REG_TRAINING_WL_DELAYEXP_MASK;
  1124. } while (reg == 0x0); /* [29] Wait for '1' */
  1125. /* Read WL res */
  1126. reg = reg_read(REG_TRAINING_WL_ADDR);
  1127. reg = (reg >> REG_TRAINING_WL_RESULTS_OFFS) &
  1128. REG_TRAINING_WL_RESULTS_MASK; /* [28:20] */
  1129. DEBUG_WL_FULL_C("DDR3 - Write Leveling Single Cs - Seek Edge: Results = ",
  1130. (u32) reg, 3);
  1131. /* Update State machine */
  1132. for (pup = 0; pup < (max_pup_num); pup++) {
  1133. /* ECC support - bit 8 */
  1134. pup_num = (pup == dram_info->num_of_std_pups) ?
  1135. ECC_BIT : pup;
  1136. if (dram_info->wl_val[cs][pup][S] == 0) {
  1137. /* Update phase to PUP */
  1138. dram_info->wl_val[cs][pup][P] = phase;
  1139. /* Update delay to PUP */
  1140. dram_info->wl_val[cs][pup][D] = delay;
  1141. }
  1142. if (((reg >> pup_num) & 0x1) == 0)
  1143. flag[pup_num] = 1;
  1144. if (((reg >> pup_num) & 0x1)
  1145. && (flag[pup_num] == 1)
  1146. && (dram_info->wl_val[cs][pup][S] == 0)) {
  1147. /*
  1148. * If the PUP is locked now and in last
  1149. * counter states
  1150. */
  1151. /* Go to next state */
  1152. dram_info->wl_val[cs][pup][S] = 1;
  1153. /* Set res */
  1154. *result = *result | (1 << pup_num);
  1155. }
  1156. }
  1157. /* If all locked - Break the loops - Finished */
  1158. if (*result == max_pup_mask) {
  1159. phase = phaseMax;
  1160. delay = MAX_DELAY;
  1161. DEBUG_WL_S("DDR3 - Write Leveling Single Cs - Seek Edge: All Locked\n");
  1162. }
  1163. }
  1164. }
  1165. /* Debug message - Print res for cs[i]: cs,PUP,Phase,Delay */
  1166. DEBUG_WL_C("DDR3 - Write Leveling - Results for CS - ", (u32) cs, 1);
  1167. for (pup = 0; pup < (max_pup_num); pup++) {
  1168. DEBUG_WL_S("DDR3 - Write Leveling - PUP: ");
  1169. DEBUG_WL_D((u32) pup, 1);
  1170. DEBUG_WL_S(", Phase: ");
  1171. DEBUG_WL_D((u32) dram_info->wl_val[cs][pup][P], 1);
  1172. DEBUG_WL_S(", Delay: ");
  1173. DEBUG_WL_D((u32) dram_info->wl_val[cs][pup][D], 2);
  1174. DEBUG_WL_S("\n");
  1175. }
  1176. /* Check if some not locked and return error */
  1177. if (*result != max_pup_mask) {
  1178. DEBUG_WL_S("DDR3 - Write Leveling - ERROR - not all PUPS were locked\n");
  1179. return MV_FAIL;
  1180. }
  1181. /* Configure Each PUP with locked leveling settings */
  1182. for (pup = 0; pup < (max_pup_num); pup++) {
  1183. /* ECC support - bit 8 */
  1184. pup_num = (pup == dram_info->num_of_std_pups) ? ECC_BIT : pup;
  1185. phase = dram_info->wl_val[cs][pup][P];
  1186. delay = dram_info->wl_val[cs][pup][D];
  1187. ddr3_write_pup_reg(PUP_WL_MODE, cs, pup_num, phase, delay);
  1188. }
  1189. /* CS ODT Override */
  1190. reg = reg_read(REG_SDRAM_ODT_CTRL_HIGH_ADDR) &
  1191. REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK;
  1192. /* 0x1498 - SDRAM ODT Control high */
  1193. reg_write(REG_SDRAM_ODT_CTRL_HIGH_ADDR, reg);
  1194. return MV_OK;
  1195. }
  1196. /*
  1197. * Perform DDR3 Control PUP Indirect Write
  1198. */
  1199. static void ddr3_write_ctrl_pup_reg(int bc_acc, u32 pup, u32 reg_addr, u32 data)
  1200. {
  1201. u32 reg = 0;
  1202. /* Store value for write */
  1203. reg = (data & 0xFFFF);
  1204. /* Set bit 26 for control PHY access */
  1205. reg |= (1 << REG_PHY_CNTRL_OFFS);
  1206. /* Configure BC or UC access to PHYs */
  1207. if (bc_acc == 1)
  1208. reg |= (1 << REG_PHY_BC_OFFS);
  1209. else
  1210. reg |= (pup << REG_PHY_PUP_OFFS);
  1211. /* Set PHY register address to write to */
  1212. reg |= (reg_addr << REG_PHY_CS_OFFS);
  1213. reg_write(REG_PHY_REGISTRY_FILE_ACCESS_ADDR, reg); /* 0x16A0 */
  1214. reg |= REG_PHY_REGISTRY_FILE_ACCESS_OP_WR;
  1215. reg_write(REG_PHY_REGISTRY_FILE_ACCESS_ADDR, reg); /* 0x16A0 */
  1216. do {
  1217. reg = (reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR)) &
  1218. REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
  1219. } while (reg); /* Wait for '0' to mark the end of the transaction */
  1220. }