cpu_init.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <fm_eth.h>
  34. #include <asm/io.h>
  35. #include <asm/cache.h>
  36. #include <asm/mmu.h>
  37. #include <asm/fsl_law.h>
  38. #include <asm/fsl_serdes.h>
  39. #include <asm/fsl_srio.h>
  40. #include <hwconfig.h>
  41. #include <linux/compiler.h>
  42. #include "mp.h"
  43. #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
  44. #include <nand.h>
  45. #include <errno.h>
  46. #endif
  47. #include "../../../../drivers/block/fsl_sata.h"
  48. #define HWCONFIG_BUFFER_SIZE 128
  49. DECLARE_GLOBAL_DATA_PTR;
  50. #ifdef CONFIG_QE
  51. extern qe_iop_conf_t qe_iop_conf_tab[];
  52. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  53. int open_drain, int assign);
  54. extern void qe_init(uint qe_base);
  55. extern void qe_reset(void);
  56. static void config_qe_ioports(void)
  57. {
  58. u8 port, pin;
  59. int dir, open_drain, assign;
  60. int i;
  61. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  62. port = qe_iop_conf_tab[i].port;
  63. pin = qe_iop_conf_tab[i].pin;
  64. dir = qe_iop_conf_tab[i].dir;
  65. open_drain = qe_iop_conf_tab[i].open_drain;
  66. assign = qe_iop_conf_tab[i].assign;
  67. qe_config_iopin(port, pin, dir, open_drain, assign);
  68. }
  69. }
  70. #endif
  71. #ifdef CONFIG_CPM2
  72. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  73. {
  74. int portnum;
  75. for (portnum = 0; portnum < 4; portnum++) {
  76. uint pmsk = 0,
  77. ppar = 0,
  78. psor = 0,
  79. pdir = 0,
  80. podr = 0,
  81. pdat = 0;
  82. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  83. iop_conf_t *eiopc = iopc + 32;
  84. uint msk = 1;
  85. /*
  86. * NOTE:
  87. * index 0 refers to pin 31,
  88. * index 31 refers to pin 0
  89. */
  90. while (iopc < eiopc) {
  91. if (iopc->conf) {
  92. pmsk |= msk;
  93. if (iopc->ppar)
  94. ppar |= msk;
  95. if (iopc->psor)
  96. psor |= msk;
  97. if (iopc->pdir)
  98. pdir |= msk;
  99. if (iopc->podr)
  100. podr |= msk;
  101. if (iopc->pdat)
  102. pdat |= msk;
  103. }
  104. msk <<= 1;
  105. iopc++;
  106. }
  107. if (pmsk != 0) {
  108. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  109. uint tpmsk = ~pmsk;
  110. /*
  111. * the (somewhat confused) paragraph at the
  112. * bottom of page 35-5 warns that there might
  113. * be "unknown behaviour" when programming
  114. * PSORx and PDIRx, if PPARx = 1, so I
  115. * decided this meant I had to disable the
  116. * dedicated function first, and enable it
  117. * last.
  118. */
  119. iop->ppar &= tpmsk;
  120. iop->psor = (iop->psor & tpmsk) | psor;
  121. iop->podr = (iop->podr & tpmsk) | podr;
  122. iop->pdat = (iop->pdat & tpmsk) | pdat;
  123. iop->pdir = (iop->pdir & tpmsk) | pdir;
  124. iop->ppar |= ppar;
  125. }
  126. }
  127. }
  128. #endif
  129. #ifdef CONFIG_SYS_FSL_CPC
  130. static void enable_cpc(void)
  131. {
  132. int i;
  133. u32 size = 0;
  134. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  135. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  136. u32 cpccfg0 = in_be32(&cpc->cpccfg0);
  137. size += CPC_CFG0_SZ_K(cpccfg0);
  138. #ifdef CONFIG_RAMBOOT_PBL
  139. if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
  140. /* find and disable LAW of SRAM */
  141. struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
  142. if (law.index == -1) {
  143. printf("\nFatal error happened\n");
  144. return;
  145. }
  146. disable_law(law.index);
  147. clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
  148. out_be32(&cpc->cpccsr0, 0);
  149. out_be32(&cpc->cpcsrcr0, 0);
  150. }
  151. #endif
  152. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
  153. setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
  154. #endif
  155. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
  156. setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
  157. #endif
  158. out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
  159. /* Read back to sync write */
  160. in_be32(&cpc->cpccsr0);
  161. }
  162. printf("Corenet Platform Cache: %d KB enabled\n", size);
  163. }
  164. void invalidate_cpc(void)
  165. {
  166. int i;
  167. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  168. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  169. /* skip CPC when it used as all SRAM */
  170. if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
  171. continue;
  172. /* Flash invalidate the CPC and clear all the locks */
  173. out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
  174. while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
  175. ;
  176. }
  177. }
  178. #else
  179. #define enable_cpc()
  180. #define invalidate_cpc()
  181. #endif /* CONFIG_SYS_FSL_CPC */
  182. /*
  183. * Breathe some life into the CPU...
  184. *
  185. * Set up the memory map
  186. * initialize a bunch of registers
  187. */
  188. #ifdef CONFIG_FSL_CORENET
  189. static void corenet_tb_init(void)
  190. {
  191. volatile ccsr_rcpm_t *rcpm =
  192. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  193. volatile ccsr_pic_t *pic =
  194. (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  195. u32 whoami = in_be32(&pic->whoami);
  196. /* Enable the timebase register for this core */
  197. out_be32(&rcpm->ctbenrl, (1 << whoami));
  198. }
  199. #endif
  200. void cpu_init_f (void)
  201. {
  202. extern void m8560_cpm_reset (void);
  203. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  204. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  205. #endif
  206. #if defined(CONFIG_SECURE_BOOT)
  207. struct law_entry law;
  208. #endif
  209. #ifdef CONFIG_MPC8548
  210. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  211. uint svr = get_svr();
  212. /*
  213. * CPU2 errata workaround: A core hang possible while executing
  214. * a msync instruction and a snoopable transaction from an I/O
  215. * master tagged to make quick forward progress is present.
  216. * Fixed in silicon rev 2.1.
  217. */
  218. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  219. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  220. #endif
  221. disable_tlb(14);
  222. disable_tlb(15);
  223. #if defined(CONFIG_SECURE_BOOT)
  224. /* Disable the LAW created for NOR flash by the PBI commands */
  225. law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
  226. if (law.index != -1)
  227. disable_law(law.index);
  228. #endif
  229. #ifdef CONFIG_CPM2
  230. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  231. #endif
  232. init_early_memctl_regs();
  233. #if defined(CONFIG_CPM2)
  234. m8560_cpm_reset();
  235. #endif
  236. #ifdef CONFIG_QE
  237. /* Config QE ioports */
  238. config_qe_ioports();
  239. #endif
  240. #if defined(CONFIG_FSL_DMA)
  241. dma_init();
  242. #endif
  243. #ifdef CONFIG_FSL_CORENET
  244. corenet_tb_init();
  245. #endif
  246. init_used_tlb_cams();
  247. /* Invalidate the CPC before DDR gets enabled */
  248. invalidate_cpc();
  249. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  250. /* set DCSRCR so that DCSR space is 1G */
  251. setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
  252. in_be32(&gur->dcsrcr);
  253. #endif
  254. }
  255. /* Implement a dummy function for those platforms w/o SERDES */
  256. static void __fsl_serdes__init(void)
  257. {
  258. return ;
  259. }
  260. __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
  261. /*
  262. * Initialize L2 as cache.
  263. *
  264. * The newer 8548, etc, parts have twice as much cache, but
  265. * use the same bit-encoding as the older 8555, etc, parts.
  266. *
  267. */
  268. int cpu_init_r(void)
  269. {
  270. __maybe_unused u32 svr = get_svr();
  271. #ifdef CONFIG_SYS_LBC_LCRR
  272. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  273. #endif
  274. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
  275. defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
  276. /*
  277. * CPU22 and NMG_CPU_A011 share the same workaround.
  278. * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
  279. * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
  280. * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
  281. * fixed in 2.0. NMG_CPU_A011 is activated by default and can
  282. * be disabled by hwconfig with syntax:
  283. *
  284. * fsl_cpu_a011:disable
  285. */
  286. extern int enable_cpu_a011_workaround;
  287. #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
  288. enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
  289. #else
  290. char buffer[HWCONFIG_BUFFER_SIZE];
  291. char *buf = NULL;
  292. int n, res;
  293. n = getenv_f("hwconfig", buffer, sizeof(buffer));
  294. if (n > 0)
  295. buf = buffer;
  296. res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
  297. if (res > 0)
  298. enable_cpu_a011_workaround = 0;
  299. else {
  300. if (n >= HWCONFIG_BUFFER_SIZE) {
  301. printf("fsl_cpu_a011 was not found. hwconfig variable "
  302. "may be too long\n");
  303. }
  304. enable_cpu_a011_workaround =
  305. (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
  306. (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
  307. }
  308. #endif
  309. if (enable_cpu_a011_workaround) {
  310. flush_dcache();
  311. mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
  312. sync();
  313. }
  314. #endif
  315. puts ("L2: ");
  316. #if defined(CONFIG_L2_CACHE)
  317. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  318. volatile uint cache_ctl;
  319. uint ver;
  320. u32 l2siz_field;
  321. ver = SVR_SOC_VER(svr);
  322. asm("msync;isync");
  323. cache_ctl = l2cache->l2ctl;
  324. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  325. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  326. /* Clear L2 SRAM memory-mapped base address */
  327. out_be32(&l2cache->l2srbar0, 0x0);
  328. out_be32(&l2cache->l2srbar1, 0x0);
  329. /* set MBECCDIS=0, SBECCDIS=0 */
  330. clrbits_be32(&l2cache->l2errdis,
  331. (MPC85xx_L2ERRDIS_MBECC |
  332. MPC85xx_L2ERRDIS_SBECC));
  333. /* set L2E=0, L2SRAM=0 */
  334. clrbits_be32(&l2cache->l2ctl,
  335. (MPC85xx_L2CTL_L2E |
  336. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  337. }
  338. #endif
  339. l2siz_field = (cache_ctl >> 28) & 0x3;
  340. switch (l2siz_field) {
  341. case 0x0:
  342. printf(" unknown size (0x%08x)\n", cache_ctl);
  343. return -1;
  344. break;
  345. case 0x1:
  346. if (ver == SVR_8540 || ver == SVR_8560 ||
  347. ver == SVR_8541 || ver == SVR_8555) {
  348. puts("128 KB ");
  349. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  350. cache_ctl = 0xc4000000;
  351. } else {
  352. puts("256 KB ");
  353. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  354. }
  355. break;
  356. case 0x2:
  357. if (ver == SVR_8540 || ver == SVR_8560 ||
  358. ver == SVR_8541 || ver == SVR_8555) {
  359. puts("256 KB ");
  360. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  361. cache_ctl = 0xc8000000;
  362. } else {
  363. puts ("512 KB ");
  364. /* set L2E=1, L2I=1, & L2SRAM=0 */
  365. cache_ctl = 0xc0000000;
  366. }
  367. break;
  368. case 0x3:
  369. puts("1024 KB ");
  370. /* set L2E=1, L2I=1, & L2SRAM=0 */
  371. cache_ctl = 0xc0000000;
  372. break;
  373. }
  374. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  375. puts("already enabled");
  376. #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
  377. u32 l2srbar = l2cache->l2srbar0;
  378. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  379. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  380. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  381. l2cache->l2srbar0 = l2srbar;
  382. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  383. }
  384. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  385. puts("\n");
  386. } else {
  387. asm("msync;isync");
  388. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  389. asm("msync;isync");
  390. puts("enabled\n");
  391. }
  392. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  393. if (SVR_SOC_VER(svr) == SVR_P2040) {
  394. puts("N/A\n");
  395. goto skip_l2;
  396. }
  397. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  398. /* invalidate the L2 cache */
  399. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  400. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  401. ;
  402. #ifdef CONFIG_SYS_CACHE_STASHING
  403. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  404. mtspr(SPRN_L2CSR1, (32 + 1));
  405. #endif
  406. /* enable the cache */
  407. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  408. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  409. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  410. ;
  411. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  412. }
  413. skip_l2:
  414. #else
  415. puts("disabled\n");
  416. #endif
  417. enable_cpc();
  418. /* needs to be in ram since code uses global static vars */
  419. fsl_serdes_init();
  420. #ifdef CONFIG_SYS_SRIO
  421. srio_init();
  422. #ifdef CONFIG_FSL_CORENET
  423. char *s = getenv("bootmaster");
  424. if (s) {
  425. if (!strcmp(s, "SRIO1")) {
  426. srio_boot_master(1);
  427. srio_boot_master_release_slave(1);
  428. }
  429. if (!strcmp(s, "SRIO2")) {
  430. srio_boot_master(2);
  431. srio_boot_master_release_slave(2);
  432. }
  433. }
  434. #endif
  435. #endif
  436. #if defined(CONFIG_MP)
  437. setup_mp();
  438. #endif
  439. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
  440. {
  441. void *p;
  442. p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
  443. setbits_be32(p, 1 << (31 - 14));
  444. }
  445. #endif
  446. #ifdef CONFIG_SYS_LBC_LCRR
  447. /*
  448. * Modify the CLKDIV field of LCRR register to improve the writing
  449. * speed for NOR flash.
  450. */
  451. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  452. __raw_readl(&lbc->lcrr);
  453. isync();
  454. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
  455. udelay(100);
  456. #endif
  457. #endif
  458. #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
  459. {
  460. ccsr_usb_phy_t *usb_phy1 =
  461. (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
  462. out_be32(&usb_phy1->usb_enable_override,
  463. CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
  464. }
  465. #endif
  466. #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
  467. {
  468. ccsr_usb_phy_t *usb_phy2 =
  469. (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
  470. out_be32(&usb_phy2->usb_enable_override,
  471. CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
  472. }
  473. #endif
  474. #ifdef CONFIG_FMAN_ENET
  475. fman_enet_init();
  476. #endif
  477. #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
  478. /*
  479. * For P1022/1013 Rev1.0 silicon, after power on SATA host
  480. * controller is configured in legacy mode instead of the
  481. * expected enterprise mode. Software needs to clear bit[28]
  482. * of HControl register to change to enterprise mode from
  483. * legacy mode. We assume that the controller is offline.
  484. */
  485. if (IS_SVR_REV(svr, 1, 0) &&
  486. ((SVR_SOC_VER(svr) == SVR_P1022) ||
  487. (SVR_SOC_VER(svr) == SVR_P1013))) {
  488. fsl_sata_reg_t *reg;
  489. /* first SATA controller */
  490. reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
  491. clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
  492. /* second SATA controller */
  493. reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
  494. clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
  495. }
  496. #endif
  497. return 0;
  498. }
  499. extern void setup_ivors(void);
  500. void arch_preboot_os(void)
  501. {
  502. u32 msr;
  503. /*
  504. * We are changing interrupt offsets and are about to boot the OS so
  505. * we need to make sure we disable all async interrupts. EE is already
  506. * disabled by the time we get called.
  507. */
  508. msr = mfmsr();
  509. msr &= ~(MSR_ME|MSR_CE);
  510. mtmsr(msr);
  511. setup_ivors();
  512. }
  513. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  514. int sata_initialize(void)
  515. {
  516. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  517. return __sata_initialize();
  518. return 1;
  519. }
  520. #endif
  521. void cpu_secondary_init_r(void)
  522. {
  523. #ifdef CONFIG_QE
  524. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  525. #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
  526. int ret;
  527. size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
  528. /* load QE firmware from NAND flash to DDR first */
  529. ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
  530. &fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR);
  531. if (ret && ret == -EUCLEAN) {
  532. printf ("NAND read for QE firmware at offset %x failed %d\n",
  533. CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
  534. }
  535. #endif
  536. qe_init(qe_base);
  537. qe_reset();
  538. #endif
  539. }