serial_zynq.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
  4. * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
  5. */
  6. #include <clk.h>
  7. #include <common.h>
  8. #include <debug_uart.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <fdtdec.h>
  12. #include <watchdog.h>
  13. #include <asm/io.h>
  14. #include <linux/compiler.h>
  15. #include <serial.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. #define ZYNQ_UART_SR_TXACTIVE BIT(11) /* TX active */
  18. #define ZYNQ_UART_SR_TXFULL BIT(4) /* TX FIFO full */
  19. #define ZYNQ_UART_SR_RXEMPTY BIT(1) /* RX FIFO empty */
  20. #define ZYNQ_UART_CR_TX_EN BIT(4) /* TX enabled */
  21. #define ZYNQ_UART_CR_RX_EN BIT(2) /* RX enabled */
  22. #define ZYNQ_UART_CR_TXRST BIT(1) /* TX logic reset */
  23. #define ZYNQ_UART_CR_RXRST BIT(0) /* RX logic reset */
  24. #define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
  25. struct uart_zynq {
  26. u32 control; /* 0x0 - Control Register [8:0] */
  27. u32 mode; /* 0x4 - Mode Register [10:0] */
  28. u32 reserved1[4];
  29. u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
  30. u32 reserved2[4];
  31. u32 channel_sts; /* 0x2c - Channel Status [11:0] */
  32. u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
  33. u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
  34. };
  35. struct zynq_uart_platdata {
  36. struct uart_zynq *regs;
  37. };
  38. /* Set up the baud rate in gd struct */
  39. static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
  40. unsigned long clock, unsigned long baud)
  41. {
  42. /* Calculation results. */
  43. unsigned int calc_bauderror, bdiv, bgen;
  44. unsigned long calc_baud = 0;
  45. /* Covering case where input clock is so slow */
  46. if (clock < 1000000 && baud > 4800)
  47. baud = 4800;
  48. /* master clock
  49. * Baud rate = ------------------
  50. * bgen * (bdiv + 1)
  51. *
  52. * Find acceptable values for baud generation.
  53. */
  54. for (bdiv = 4; bdiv < 255; bdiv++) {
  55. bgen = clock / (baud * (bdiv + 1));
  56. if (bgen < 2 || bgen > 65535)
  57. continue;
  58. calc_baud = clock / (bgen * (bdiv + 1));
  59. /*
  60. * Use first calculated baudrate with
  61. * an acceptable (<3%) error
  62. */
  63. if (baud > calc_baud)
  64. calc_bauderror = baud - calc_baud;
  65. else
  66. calc_bauderror = calc_baud - baud;
  67. if (((calc_bauderror * 100) / baud) < 3)
  68. break;
  69. }
  70. writel(bdiv, &regs->baud_rate_divider);
  71. writel(bgen, &regs->baud_rate_gen);
  72. }
  73. /* Initialize the UART, with...some settings. */
  74. static void _uart_zynq_serial_init(struct uart_zynq *regs)
  75. {
  76. /* RX/TX enabled & reset */
  77. writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
  78. ZYNQ_UART_CR_RXRST, &regs->control);
  79. writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
  80. }
  81. static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
  82. {
  83. if (readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL)
  84. return -EAGAIN;
  85. writel(c, &regs->tx_rx_fifo);
  86. return 0;
  87. }
  88. static int zynq_serial_setbrg(struct udevice *dev, int baudrate)
  89. {
  90. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  91. unsigned long clock;
  92. int ret;
  93. struct clk clk;
  94. ret = clk_get_by_index(dev, 0, &clk);
  95. if (ret < 0) {
  96. dev_err(dev, "failed to get clock\n");
  97. return ret;
  98. }
  99. clock = clk_get_rate(&clk);
  100. if (IS_ERR_VALUE(clock)) {
  101. dev_err(dev, "failed to get rate\n");
  102. return clock;
  103. }
  104. debug("%s: CLK %ld\n", __func__, clock);
  105. ret = clk_enable(&clk);
  106. if (ret && ret != -ENOSYS) {
  107. dev_err(dev, "failed to enable clock\n");
  108. return ret;
  109. }
  110. _uart_zynq_serial_setbrg(platdata->regs, clock, baudrate);
  111. return 0;
  112. }
  113. static int zynq_serial_probe(struct udevice *dev)
  114. {
  115. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  116. /* No need to reinitialize the UART after relocation */
  117. if (gd->flags & GD_FLG_RELOC)
  118. return 0;
  119. _uart_zynq_serial_init(platdata->regs);
  120. return 0;
  121. }
  122. static int zynq_serial_getc(struct udevice *dev)
  123. {
  124. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  125. struct uart_zynq *regs = platdata->regs;
  126. if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
  127. return -EAGAIN;
  128. return readl(&regs->tx_rx_fifo);
  129. }
  130. static int zynq_serial_putc(struct udevice *dev, const char ch)
  131. {
  132. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  133. return _uart_zynq_serial_putc(platdata->regs, ch);
  134. }
  135. static int zynq_serial_pending(struct udevice *dev, bool input)
  136. {
  137. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  138. struct uart_zynq *regs = platdata->regs;
  139. if (input)
  140. return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
  141. else
  142. return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
  143. }
  144. static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
  145. {
  146. struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
  147. platdata->regs = (struct uart_zynq *)dev_read_addr(dev);
  148. if (IS_ERR(platdata->regs))
  149. return PTR_ERR(platdata->regs);
  150. return 0;
  151. }
  152. static const struct dm_serial_ops zynq_serial_ops = {
  153. .putc = zynq_serial_putc,
  154. .pending = zynq_serial_pending,
  155. .getc = zynq_serial_getc,
  156. .setbrg = zynq_serial_setbrg,
  157. };
  158. static const struct udevice_id zynq_serial_ids[] = {
  159. { .compatible = "xlnx,xuartps" },
  160. { .compatible = "cdns,uart-r1p8" },
  161. { .compatible = "cdns,uart-r1p12" },
  162. { }
  163. };
  164. U_BOOT_DRIVER(serial_zynq) = {
  165. .name = "serial_zynq",
  166. .id = UCLASS_SERIAL,
  167. .of_match = zynq_serial_ids,
  168. .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
  169. .platdata_auto_alloc_size = sizeof(struct zynq_uart_platdata),
  170. .probe = zynq_serial_probe,
  171. .ops = &zynq_serial_ops,
  172. };
  173. #ifdef CONFIG_DEBUG_UART_ZYNQ
  174. static inline void _debug_uart_init(void)
  175. {
  176. struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
  177. _uart_zynq_serial_init(regs);
  178. _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
  179. CONFIG_BAUDRATE);
  180. }
  181. static inline void _debug_uart_putc(int ch)
  182. {
  183. struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
  184. while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
  185. WATCHDOG_RESET();
  186. }
  187. DEBUG_UART_FUNCS
  188. #endif