serial_lpuart.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2013 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <clk.h>
  7. #include <dm.h>
  8. #include <fsl_lpuart.h>
  9. #include <watchdog.h>
  10. #include <asm/io.h>
  11. #include <serial.h>
  12. #include <linux/compiler.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/arch/clock.h>
  15. #define US1_TDRE (1 << 7)
  16. #define US1_RDRF (1 << 5)
  17. #define US1_OR (1 << 3)
  18. #define UC2_TE (1 << 3)
  19. #define UC2_RE (1 << 2)
  20. #define CFIFO_TXFLUSH (1 << 7)
  21. #define CFIFO_RXFLUSH (1 << 6)
  22. #define SFIFO_RXOF (1 << 2)
  23. #define SFIFO_RXUF (1 << 0)
  24. #define STAT_LBKDIF (1 << 31)
  25. #define STAT_RXEDGIF (1 << 30)
  26. #define STAT_TDRE (1 << 23)
  27. #define STAT_RDRF (1 << 21)
  28. #define STAT_IDLE (1 << 20)
  29. #define STAT_OR (1 << 19)
  30. #define STAT_NF (1 << 18)
  31. #define STAT_FE (1 << 17)
  32. #define STAT_PF (1 << 16)
  33. #define STAT_MA1F (1 << 15)
  34. #define STAT_MA2F (1 << 14)
  35. #define STAT_FLAGS (STAT_LBKDIF | STAT_RXEDGIF | STAT_IDLE | STAT_OR | \
  36. STAT_NF | STAT_FE | STAT_PF | STAT_MA1F | STAT_MA2F)
  37. #define CTRL_TE (1 << 19)
  38. #define CTRL_RE (1 << 18)
  39. #define FIFO_RXFLUSH BIT(14)
  40. #define FIFO_TXFLUSH BIT(15)
  41. #define FIFO_TXSIZE_MASK 0x70
  42. #define FIFO_TXSIZE_OFF 4
  43. #define FIFO_RXSIZE_MASK 0x7
  44. #define FIFO_RXSIZE_OFF 0
  45. #define FIFO_TXFE 0x80
  46. #ifdef CONFIG_ARCH_IMX8
  47. #define FIFO_RXFE 0x08
  48. #else
  49. #define FIFO_RXFE 0x40
  50. #endif
  51. #define WATER_TXWATER_OFF 0
  52. #define WATER_RXWATER_OFF 16
  53. DECLARE_GLOBAL_DATA_PTR;
  54. #define LPUART_FLAG_REGMAP_32BIT_REG BIT(0)
  55. #define LPUART_FLAG_REGMAP_ENDIAN_BIG BIT(1)
  56. enum lpuart_devtype {
  57. DEV_VF610 = 1,
  58. DEV_LS1021A,
  59. DEV_MX7ULP,
  60. DEV_IMX8
  61. };
  62. struct lpuart_serial_platdata {
  63. void *reg;
  64. enum lpuart_devtype devtype;
  65. ulong flags;
  66. };
  67. static void lpuart_read32(u32 flags, u32 *addr, u32 *val)
  68. {
  69. if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
  70. if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
  71. *(u32 *)val = in_be32(addr);
  72. else
  73. *(u32 *)val = in_le32(addr);
  74. }
  75. }
  76. static void lpuart_write32(u32 flags, u32 *addr, u32 val)
  77. {
  78. if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
  79. if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
  80. out_be32(addr, val);
  81. else
  82. out_le32(addr, val);
  83. }
  84. }
  85. #ifndef CONFIG_SYS_CLK_FREQ
  86. #define CONFIG_SYS_CLK_FREQ 0
  87. #endif
  88. u32 __weak get_lpuart_clk(void)
  89. {
  90. return CONFIG_SYS_CLK_FREQ;
  91. }
  92. #if IS_ENABLED(CONFIG_CLK)
  93. static int get_lpuart_clk_rate(struct udevice *dev, u32 *clk)
  94. {
  95. struct clk per_clk;
  96. ulong rate;
  97. int ret;
  98. ret = clk_get_by_name(dev, "per", &per_clk);
  99. if (ret) {
  100. dev_err(dev, "Failed to get per clk: %d\n", ret);
  101. return ret;
  102. }
  103. rate = clk_get_rate(&per_clk);
  104. if ((long)rate <= 0) {
  105. dev_err(dev, "Failed to get per clk rate: %ld\n", (long)rate);
  106. return ret;
  107. }
  108. *clk = rate;
  109. return 0;
  110. }
  111. #else
  112. static inline int get_lpuart_clk_rate(struct udevice *dev, u32 *clk)
  113. { return -ENOSYS; }
  114. #endif
  115. static bool is_lpuart32(struct udevice *dev)
  116. {
  117. struct lpuart_serial_platdata *plat = dev->platdata;
  118. return plat->flags & LPUART_FLAG_REGMAP_32BIT_REG;
  119. }
  120. static void _lpuart_serial_setbrg(struct udevice *dev,
  121. int baudrate)
  122. {
  123. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  124. struct lpuart_fsl *base = plat->reg;
  125. u32 clk;
  126. u16 sbr;
  127. int ret;
  128. if (IS_ENABLED(CONFIG_CLK)) {
  129. ret = get_lpuart_clk_rate(dev, &clk);
  130. if (ret)
  131. return;
  132. } else {
  133. clk = get_lpuart_clk();
  134. }
  135. sbr = (u16)(clk / (16 * baudrate));
  136. /* place adjustment later - n/32 BRFA */
  137. __raw_writeb(sbr >> 8, &base->ubdh);
  138. __raw_writeb(sbr & 0xff, &base->ubdl);
  139. }
  140. static int _lpuart_serial_getc(struct lpuart_serial_platdata *plat)
  141. {
  142. struct lpuart_fsl *base = plat->reg;
  143. while (!(__raw_readb(&base->us1) & (US1_RDRF | US1_OR)))
  144. WATCHDOG_RESET();
  145. barrier();
  146. return __raw_readb(&base->ud);
  147. }
  148. static void _lpuart_serial_putc(struct lpuart_serial_platdata *plat,
  149. const char c)
  150. {
  151. struct lpuart_fsl *base = plat->reg;
  152. while (!(__raw_readb(&base->us1) & US1_TDRE))
  153. WATCHDOG_RESET();
  154. __raw_writeb(c, &base->ud);
  155. }
  156. /* Test whether a character is in the RX buffer */
  157. static int _lpuart_serial_tstc(struct lpuart_serial_platdata *plat)
  158. {
  159. struct lpuart_fsl *base = plat->reg;
  160. if (__raw_readb(&base->urcfifo) == 0)
  161. return 0;
  162. return 1;
  163. }
  164. /*
  165. * Initialise the serial port with the given baudrate. The settings
  166. * are always 8 data bits, no parity, 1 stop bit, no start bits.
  167. */
  168. static int _lpuart_serial_init(struct udevice *dev)
  169. {
  170. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  171. struct lpuart_fsl *base = (struct lpuart_fsl *)plat->reg;
  172. u8 ctrl;
  173. ctrl = __raw_readb(&base->uc2);
  174. ctrl &= ~UC2_RE;
  175. ctrl &= ~UC2_TE;
  176. __raw_writeb(ctrl, &base->uc2);
  177. __raw_writeb(0, &base->umodem);
  178. __raw_writeb(0, &base->uc1);
  179. /* Disable FIFO and flush buffer */
  180. __raw_writeb(0x0, &base->upfifo);
  181. __raw_writeb(0x0, &base->utwfifo);
  182. __raw_writeb(0x1, &base->urwfifo);
  183. __raw_writeb(CFIFO_TXFLUSH | CFIFO_RXFLUSH, &base->ucfifo);
  184. /* provide data bits, parity, stop bit, etc */
  185. _lpuart_serial_setbrg(dev, gd->baudrate);
  186. __raw_writeb(UC2_RE | UC2_TE, &base->uc2);
  187. return 0;
  188. }
  189. static void _lpuart32_serial_setbrg_7ulp(struct udevice *dev,
  190. int baudrate)
  191. {
  192. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  193. struct lpuart_fsl_reg32 *base = plat->reg;
  194. u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
  195. u32 clk;
  196. int ret;
  197. if (IS_ENABLED(CONFIG_CLK)) {
  198. ret = get_lpuart_clk_rate(dev, &clk);
  199. if (ret)
  200. return;
  201. } else {
  202. clk = get_lpuart_clk();
  203. }
  204. baud_diff = baudrate;
  205. osr = 0;
  206. sbr = 0;
  207. for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
  208. tmp_sbr = (clk / (baudrate * tmp_osr));
  209. if (tmp_sbr == 0)
  210. tmp_sbr = 1;
  211. /*calculate difference in actual buad w/ current values */
  212. tmp_diff = (clk / (tmp_osr * tmp_sbr));
  213. tmp_diff = tmp_diff - baudrate;
  214. /* select best values between sbr and sbr+1 */
  215. if (tmp_diff > (baudrate - (clk / (tmp_osr * (tmp_sbr + 1))))) {
  216. tmp_diff = baudrate - (clk / (tmp_osr * (tmp_sbr + 1)));
  217. tmp_sbr++;
  218. }
  219. if (tmp_diff <= baud_diff) {
  220. baud_diff = tmp_diff;
  221. osr = tmp_osr;
  222. sbr = tmp_sbr;
  223. }
  224. }
  225. /*
  226. * TODO: handle buadrate outside acceptable rate
  227. * if (baudDiff > ((config->baudRate_Bps / 100) * 3))
  228. * {
  229. * Unacceptable baud rate difference of more than 3%
  230. * return kStatus_LPUART_BaudrateNotSupport;
  231. * }
  232. */
  233. tmp = in_le32(&base->baud);
  234. if ((osr > 3) && (osr < 8))
  235. tmp |= LPUART_BAUD_BOTHEDGE_MASK;
  236. tmp &= ~LPUART_BAUD_OSR_MASK;
  237. tmp |= LPUART_BAUD_OSR(osr-1);
  238. tmp &= ~LPUART_BAUD_SBR_MASK;
  239. tmp |= LPUART_BAUD_SBR(sbr);
  240. /* explicitly disable 10 bit mode & set 1 stop bit */
  241. tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK);
  242. out_le32(&base->baud, tmp);
  243. }
  244. static void _lpuart32_serial_setbrg(struct udevice *dev,
  245. int baudrate)
  246. {
  247. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  248. struct lpuart_fsl_reg32 *base = plat->reg;
  249. u32 clk;
  250. u32 sbr;
  251. int ret;
  252. if (IS_ENABLED(CONFIG_CLK)) {
  253. ret = get_lpuart_clk_rate(dev, &clk);
  254. if (ret)
  255. return;
  256. } else {
  257. clk = get_lpuart_clk();
  258. }
  259. sbr = (clk / (16 * baudrate));
  260. /* place adjustment later - n/32 BRFA */
  261. lpuart_write32(plat->flags, &base->baud, sbr);
  262. }
  263. static int _lpuart32_serial_getc(struct lpuart_serial_platdata *plat)
  264. {
  265. struct lpuart_fsl_reg32 *base = plat->reg;
  266. u32 stat, val;
  267. lpuart_read32(plat->flags, &base->stat, &stat);
  268. while ((stat & STAT_RDRF) == 0) {
  269. lpuart_write32(plat->flags, &base->stat, STAT_FLAGS);
  270. WATCHDOG_RESET();
  271. lpuart_read32(plat->flags, &base->stat, &stat);
  272. }
  273. lpuart_read32(plat->flags, &base->data, &val);
  274. lpuart_read32(plat->flags, &base->stat, &stat);
  275. if (stat & STAT_OR)
  276. lpuart_write32(plat->flags, &base->stat, STAT_OR);
  277. return val & 0x3ff;
  278. }
  279. static void _lpuart32_serial_putc(struct lpuart_serial_platdata *plat,
  280. const char c)
  281. {
  282. struct lpuart_fsl_reg32 *base = plat->reg;
  283. u32 stat;
  284. if (c == '\n')
  285. serial_putc('\r');
  286. while (true) {
  287. lpuart_read32(plat->flags, &base->stat, &stat);
  288. if ((stat & STAT_TDRE))
  289. break;
  290. WATCHDOG_RESET();
  291. }
  292. lpuart_write32(plat->flags, &base->data, c);
  293. }
  294. /* Test whether a character is in the RX buffer */
  295. static int _lpuart32_serial_tstc(struct lpuart_serial_platdata *plat)
  296. {
  297. struct lpuart_fsl_reg32 *base = plat->reg;
  298. u32 water;
  299. lpuart_read32(plat->flags, &base->water, &water);
  300. if ((water >> 24) == 0)
  301. return 0;
  302. return 1;
  303. }
  304. /*
  305. * Initialise the serial port with the given baudrate. The settings
  306. * are always 8 data bits, no parity, 1 stop bit, no start bits.
  307. */
  308. static int _lpuart32_serial_init(struct udevice *dev)
  309. {
  310. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  311. struct lpuart_fsl_reg32 *base = (struct lpuart_fsl_reg32 *)plat->reg;
  312. u32 val, tx_fifo_size;
  313. lpuart_read32(plat->flags, &base->ctrl, &val);
  314. val &= ~CTRL_RE;
  315. val &= ~CTRL_TE;
  316. lpuart_write32(plat->flags, &base->ctrl, val);
  317. lpuart_write32(plat->flags, &base->modir, 0);
  318. lpuart_read32(plat->flags, &base->fifo, &val);
  319. tx_fifo_size = (val & FIFO_TXSIZE_MASK) >> FIFO_TXSIZE_OFF;
  320. /* Set the TX water to half of FIFO size */
  321. if (tx_fifo_size > 1)
  322. tx_fifo_size = tx_fifo_size >> 1;
  323. /* Set RX water to 0, to be triggered by any receive data */
  324. lpuart_write32(plat->flags, &base->water,
  325. (tx_fifo_size << WATER_TXWATER_OFF));
  326. /* Enable TX and RX FIFO */
  327. val |= (FIFO_TXFE | FIFO_RXFE | FIFO_TXFLUSH | FIFO_RXFLUSH);
  328. lpuart_write32(plat->flags, &base->fifo, val);
  329. lpuart_write32(plat->flags, &base->match, 0);
  330. if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8) {
  331. _lpuart32_serial_setbrg_7ulp(dev, gd->baudrate);
  332. } else {
  333. /* provide data bits, parity, stop bit, etc */
  334. _lpuart32_serial_setbrg(dev, gd->baudrate);
  335. }
  336. lpuart_write32(plat->flags, &base->ctrl, CTRL_RE | CTRL_TE);
  337. return 0;
  338. }
  339. static int lpuart_serial_setbrg(struct udevice *dev, int baudrate)
  340. {
  341. struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
  342. if (is_lpuart32(dev)) {
  343. if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8)
  344. _lpuart32_serial_setbrg_7ulp(dev, baudrate);
  345. else
  346. _lpuart32_serial_setbrg(dev, baudrate);
  347. } else {
  348. _lpuart_serial_setbrg(dev, baudrate);
  349. }
  350. return 0;
  351. }
  352. static int lpuart_serial_getc(struct udevice *dev)
  353. {
  354. struct lpuart_serial_platdata *plat = dev->platdata;
  355. if (is_lpuart32(dev))
  356. return _lpuart32_serial_getc(plat);
  357. return _lpuart_serial_getc(plat);
  358. }
  359. static int lpuart_serial_putc(struct udevice *dev, const char c)
  360. {
  361. struct lpuart_serial_platdata *plat = dev->platdata;
  362. if (is_lpuart32(dev))
  363. _lpuart32_serial_putc(plat, c);
  364. else
  365. _lpuart_serial_putc(plat, c);
  366. return 0;
  367. }
  368. static int lpuart_serial_pending(struct udevice *dev, bool input)
  369. {
  370. struct lpuart_serial_platdata *plat = dev->platdata;
  371. struct lpuart_fsl *reg = plat->reg;
  372. struct lpuart_fsl_reg32 *reg32 = plat->reg;
  373. u32 stat;
  374. if (is_lpuart32(dev)) {
  375. if (input) {
  376. return _lpuart32_serial_tstc(plat);
  377. } else {
  378. lpuart_read32(plat->flags, &reg32->stat, &stat);
  379. return stat & STAT_TDRE ? 0 : 1;
  380. }
  381. }
  382. if (input)
  383. return _lpuart_serial_tstc(plat);
  384. else
  385. return __raw_readb(&reg->us1) & US1_TDRE ? 0 : 1;
  386. }
  387. static int lpuart_serial_probe(struct udevice *dev)
  388. {
  389. if (is_lpuart32(dev))
  390. return _lpuart32_serial_init(dev);
  391. else
  392. return _lpuart_serial_init(dev);
  393. }
  394. static int lpuart_serial_ofdata_to_platdata(struct udevice *dev)
  395. {
  396. struct lpuart_serial_platdata *plat = dev->platdata;
  397. const void *blob = gd->fdt_blob;
  398. int node = dev_of_offset(dev);
  399. fdt_addr_t addr;
  400. addr = devfdt_get_addr(dev);
  401. if (addr == FDT_ADDR_T_NONE)
  402. return -EINVAL;
  403. plat->reg = (void *)addr;
  404. plat->flags = dev_get_driver_data(dev);
  405. if (!fdt_node_check_compatible(blob, node, "fsl,ls1021a-lpuart"))
  406. plat->devtype = DEV_LS1021A;
  407. else if (!fdt_node_check_compatible(blob, node, "fsl,imx7ulp-lpuart"))
  408. plat->devtype = DEV_MX7ULP;
  409. else if (!fdt_node_check_compatible(blob, node, "fsl,vf610-lpuart"))
  410. plat->devtype = DEV_VF610;
  411. else if (!fdt_node_check_compatible(blob, node, "fsl,imx8qm-lpuart"))
  412. plat->devtype = DEV_IMX8;
  413. return 0;
  414. }
  415. static const struct dm_serial_ops lpuart_serial_ops = {
  416. .putc = lpuart_serial_putc,
  417. .pending = lpuart_serial_pending,
  418. .getc = lpuart_serial_getc,
  419. .setbrg = lpuart_serial_setbrg,
  420. };
  421. static const struct udevice_id lpuart_serial_ids[] = {
  422. { .compatible = "fsl,ls1021a-lpuart", .data =
  423. LPUART_FLAG_REGMAP_32BIT_REG | LPUART_FLAG_REGMAP_ENDIAN_BIG },
  424. { .compatible = "fsl,imx7ulp-lpuart",
  425. .data = LPUART_FLAG_REGMAP_32BIT_REG },
  426. { .compatible = "fsl,vf610-lpuart"},
  427. { .compatible = "fsl,imx8qm-lpuart",
  428. .data = LPUART_FLAG_REGMAP_32BIT_REG },
  429. { }
  430. };
  431. U_BOOT_DRIVER(serial_lpuart) = {
  432. .name = "serial_lpuart",
  433. .id = UCLASS_SERIAL,
  434. .of_match = lpuart_serial_ids,
  435. .ofdata_to_platdata = lpuart_serial_ofdata_to_platdata,
  436. .platdata_auto_alloc_size = sizeof(struct lpuart_serial_platdata),
  437. .probe = lpuart_serial_probe,
  438. .ops = &lpuart_serial_ops,
  439. };