serial_bcm6345.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
  4. *
  5. * Derived from linux/drivers/tty/serial/bcm63xx_uart.c:
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. */
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <debug_uart.h>
  11. #include <errno.h>
  12. #include <serial.h>
  13. #include <asm/io.h>
  14. #include <asm/types.h>
  15. /* UART Control register */
  16. #define UART_CTL_REG 0x0
  17. #define UART_CTL_RXTIMEOUT_MASK 0x1f
  18. #define UART_CTL_RXTIMEOUT_5 0x5
  19. #define UART_CTL_RSTRXFIFO_SHIFT 6
  20. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  21. #define UART_CTL_RSTTXFIFO_SHIFT 7
  22. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  23. #define UART_CTL_STOPBITS_SHIFT 8
  24. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  25. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  26. #define UART_CTL_BITSPERSYM_SHIFT 12
  27. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  28. #define UART_CTL_BITSPERSYM_8 (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  29. #define UART_CTL_XMITBRK_SHIFT 14
  30. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  31. #define UART_CTL_RSVD_SHIFT 15
  32. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  33. #define UART_CTL_RXPAREVEN_SHIFT 16
  34. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  35. #define UART_CTL_RXPAREN_SHIFT 17
  36. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  37. #define UART_CTL_TXPAREVEN_SHIFT 18
  38. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  39. #define UART_CTL_TXPAREN_SHIFT 19
  40. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  41. #define UART_CTL_LOOPBACK_SHIFT 20
  42. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  43. #define UART_CTL_RXEN_SHIFT 21
  44. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  45. #define UART_CTL_TXEN_SHIFT 22
  46. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  47. #define UART_CTL_BRGEN_SHIFT 23
  48. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  49. /* UART Baudword register */
  50. #define UART_BAUD_REG 0x4
  51. /* UART FIFO Config register */
  52. #define UART_FIFO_CFG_REG 0x8
  53. #define UART_FIFO_CFG_RX_SHIFT 8
  54. #define UART_FIFO_CFG_RX_MASK (0xf << UART_FIFO_CFG_RX_SHIFT)
  55. #define UART_FIFO_CFG_RX_4 (0x4 << UART_FIFO_CFG_RX_SHIFT)
  56. #define UART_FIFO_CFG_TX_SHIFT 12
  57. #define UART_FIFO_CFG_TX_MASK (0xf << UART_FIFO_CFG_TX_SHIFT)
  58. #define UART_FIFO_CFG_TX_4 (0x4 << UART_FIFO_CFG_TX_SHIFT)
  59. /* UART Interrupt register */
  60. #define UART_IR_REG 0x10
  61. #define UART_IR_STAT(x) (1 << (x))
  62. #define UART_IR_TXEMPTY 5
  63. #define UART_IR_RXOVER 7
  64. #define UART_IR_RXNOTEMPTY 11
  65. /* UART FIFO register */
  66. #define UART_FIFO_REG 0x14
  67. #define UART_FIFO_VALID_MASK 0xff
  68. #define UART_FIFO_FRAMEERR_SHIFT 8
  69. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  70. #define UART_FIFO_PARERR_SHIFT 9
  71. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  72. #define UART_FIFO_BRKDET_SHIFT 10
  73. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  74. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  75. UART_FIFO_PARERR_MASK | \
  76. UART_FIFO_BRKDET_MASK)
  77. struct bcm6345_serial_priv {
  78. void __iomem *base;
  79. ulong uartclk;
  80. };
  81. /* enable rx & tx operation on uart */
  82. static void bcm6345_serial_enable(void __iomem *base)
  83. {
  84. setbits_be32(base + UART_CTL_REG, UART_CTL_BRGEN_MASK |
  85. UART_CTL_TXEN_MASK | UART_CTL_RXEN_MASK);
  86. }
  87. /* disable rx & tx operation on uart */
  88. static void bcm6345_serial_disable(void __iomem *base)
  89. {
  90. clrbits_be32(base + UART_CTL_REG, UART_CTL_BRGEN_MASK |
  91. UART_CTL_TXEN_MASK | UART_CTL_RXEN_MASK);
  92. }
  93. /* clear all unread data in rx fifo and unsent data in tx fifo */
  94. static void bcm6345_serial_flush(void __iomem *base)
  95. {
  96. /* empty rx and tx fifo */
  97. setbits_be32(base + UART_CTL_REG, UART_CTL_RSTRXFIFO_MASK |
  98. UART_CTL_RSTTXFIFO_MASK);
  99. /* read any pending char to make sure all irq status are cleared */
  100. readl_be(base + UART_FIFO_REG);
  101. }
  102. static int bcm6345_serial_init(void __iomem *base, ulong clk, u32 baudrate)
  103. {
  104. u32 val;
  105. /* mask all irq and flush port */
  106. bcm6345_serial_disable(base);
  107. bcm6345_serial_flush(base);
  108. /* set uart control config */
  109. clrsetbits_be32(base + UART_CTL_REG,
  110. /* clear rx timeout */
  111. UART_CTL_RXTIMEOUT_MASK |
  112. /* clear stop bits */
  113. UART_CTL_STOPBITS_MASK |
  114. /* clear bits per symbol */
  115. UART_CTL_BITSPERSYM_MASK |
  116. /* clear xmit break */
  117. UART_CTL_XMITBRK_MASK |
  118. /* clear reserved bit */
  119. UART_CTL_RSVD_MASK |
  120. /* disable parity */
  121. UART_CTL_RXPAREN_MASK |
  122. UART_CTL_TXPAREN_MASK |
  123. /* disable loopback */
  124. UART_CTL_LOOPBACK_MASK,
  125. /* set timeout to 5 */
  126. UART_CTL_RXTIMEOUT_5 |
  127. /* set 8 bits/symbol */
  128. UART_CTL_BITSPERSYM_8 |
  129. /* set 1 stop bit */
  130. UART_CTL_STOPBITS_1 |
  131. /* set parity to even */
  132. UART_CTL_RXPAREVEN_MASK |
  133. UART_CTL_TXPAREVEN_MASK);
  134. /* set uart fifo config */
  135. clrsetbits_be32(base + UART_FIFO_CFG_REG,
  136. /* clear fifo config */
  137. UART_FIFO_CFG_RX_MASK |
  138. UART_FIFO_CFG_TX_MASK,
  139. /* set fifo config to 4 */
  140. UART_FIFO_CFG_RX_4 |
  141. UART_FIFO_CFG_TX_4);
  142. /* set baud rate */
  143. val = ((clk / baudrate) >> 4);
  144. if (val & 0x1)
  145. val = (val >> 1);
  146. else
  147. val = (val >> 1) - 1;
  148. writel_be(val, base + UART_BAUD_REG);
  149. /* clear interrupts */
  150. writel_be(0, base + UART_IR_REG);
  151. /* enable uart */
  152. bcm6345_serial_enable(base);
  153. return 0;
  154. }
  155. static int bcm6345_serial_pending(struct udevice *dev, bool input)
  156. {
  157. struct bcm6345_serial_priv *priv = dev_get_priv(dev);
  158. u32 val = readl_be(priv->base + UART_IR_REG);
  159. if (input)
  160. return !!(val & UART_IR_STAT(UART_IR_RXNOTEMPTY));
  161. else
  162. return !(val & UART_IR_STAT(UART_IR_TXEMPTY));
  163. }
  164. static int bcm6345_serial_setbrg(struct udevice *dev, int baudrate)
  165. {
  166. struct bcm6345_serial_priv *priv = dev_get_priv(dev);
  167. return bcm6345_serial_init(priv->base, priv->uartclk, baudrate);
  168. }
  169. static int bcm6345_serial_putc(struct udevice *dev, const char ch)
  170. {
  171. struct bcm6345_serial_priv *priv = dev_get_priv(dev);
  172. u32 val;
  173. val = readl_be(priv->base + UART_IR_REG);
  174. if (!(val & UART_IR_STAT(UART_IR_TXEMPTY)))
  175. return -EAGAIN;
  176. writel_be(ch, priv->base + UART_FIFO_REG);
  177. return 0;
  178. }
  179. static int bcm6345_serial_getc(struct udevice *dev)
  180. {
  181. struct bcm6345_serial_priv *priv = dev_get_priv(dev);
  182. u32 val;
  183. val = readl_be(priv->base + UART_IR_REG);
  184. if (val & UART_IR_STAT(UART_IR_RXOVER))
  185. setbits_be32(priv->base + UART_CTL_REG,
  186. UART_CTL_RSTRXFIFO_MASK);
  187. if (!(val & UART_IR_STAT(UART_IR_RXNOTEMPTY)))
  188. return -EAGAIN;
  189. val = readl_be(priv->base + UART_FIFO_REG);
  190. if (val & UART_FIFO_ANYERR_MASK)
  191. return -EAGAIN;
  192. return val & UART_FIFO_VALID_MASK;
  193. }
  194. static int bcm6345_serial_probe(struct udevice *dev)
  195. {
  196. struct bcm6345_serial_priv *priv = dev_get_priv(dev);
  197. struct clk clk;
  198. int ret;
  199. /* get address */
  200. priv->base = dev_remap_addr(dev);
  201. if (!priv->base)
  202. return -EINVAL;
  203. /* get clock rate */
  204. ret = clk_get_by_index(dev, 0, &clk);
  205. if (ret < 0)
  206. return ret;
  207. priv->uartclk = clk_get_rate(&clk);
  208. clk_free(&clk);
  209. /* initialize serial */
  210. return bcm6345_serial_init(priv->base, priv->uartclk, CONFIG_BAUDRATE);
  211. }
  212. static const struct dm_serial_ops bcm6345_serial_ops = {
  213. .putc = bcm6345_serial_putc,
  214. .pending = bcm6345_serial_pending,
  215. .getc = bcm6345_serial_getc,
  216. .setbrg = bcm6345_serial_setbrg,
  217. };
  218. static const struct udevice_id bcm6345_serial_ids[] = {
  219. { .compatible = "brcm,bcm6345-uart" },
  220. { /* sentinel */ }
  221. };
  222. U_BOOT_DRIVER(bcm6345_serial) = {
  223. .name = "bcm6345-uart",
  224. .id = UCLASS_SERIAL,
  225. .of_match = bcm6345_serial_ids,
  226. .probe = bcm6345_serial_probe,
  227. .priv_auto_alloc_size = sizeof(struct bcm6345_serial_priv),
  228. .ops = &bcm6345_serial_ops,
  229. };
  230. #ifdef CONFIG_DEBUG_UART_BCM6345
  231. static inline void _debug_uart_init(void)
  232. {
  233. void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
  234. bcm6345_serial_init(base, CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
  235. }
  236. static inline void wait_xfered(void __iomem *base)
  237. {
  238. do {
  239. u32 val = readl_be(base + UART_IR_REG);
  240. if (val & UART_IR_STAT(UART_IR_TXEMPTY))
  241. break;
  242. } while (1);
  243. }
  244. static inline void _debug_uart_putc(int ch)
  245. {
  246. void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
  247. wait_xfered(base);
  248. writel_be(ch, base + UART_FIFO_REG);
  249. wait_xfered(base);
  250. }
  251. DEBUG_UART_FUNCS
  252. #endif