mpc83xx_sdram.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2018
  4. * Mario Six, Guntermann & Drunck GmbH, mario.six@gdsys.cc
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <ram.h>
  9. #include <dt-bindings/memory/mpc83xx-sdram.h>
  10. DECLARE_GLOBAL_DATA_PTR;
  11. /* Masks for the CS config register */
  12. static const u32 CSCONFIG_ENABLE = 0x80000000;
  13. static const u32 BANK_BITS_2;
  14. static const u32 BANK_BITS_3 = 0x00004000;
  15. static const u32 ROW_BITS_12;
  16. static const u32 ROW_BITS_13 = 0x00000100;
  17. static const u32 ROW_BITS_14 = 0x00000200;
  18. static const u32 COL_BITS_8;
  19. static const u32 COL_BITS_9 = 0x00000001;
  20. static const u32 COL_BITS_10 = 0x00000002;
  21. static const u32 COL_BITS_11 = 0x00000003;
  22. /* Shifts for the DDR SDRAM Timing Configuration 3 register */
  23. static const uint TIMING_CFG3_EXT_REFREC_SHIFT = (31 - 15);
  24. /* Shifts for the DDR SDRAM Timing Configuration 0 register */
  25. static const uint TIMING_CFG0_RWT_SHIFT = (31 - 1);
  26. static const uint TIMING_CFG0_WRT_SHIFT = (31 - 3);
  27. static const uint TIMING_CFG0_RRT_SHIFT = (31 - 5);
  28. static const uint TIMING_CFG0_WWT_SHIFT = (31 - 7);
  29. static const uint TIMING_CFG0_ACT_PD_EXIT_SHIFT = (31 - 11);
  30. static const uint TIMING_CFG0_PRE_PD_EXIT_SHIFT = (31 - 15);
  31. static const uint TIMING_CFG0_ODT_PD_EXIT_SHIFT = (31 - 23);
  32. static const uint TIMING_CFG0_MRS_CYC_SHIFT = (31 - 31);
  33. /* Shifts for the DDR SDRAM Timing Configuration 1 register */
  34. static const uint TIMING_CFG1_PRETOACT_SHIFT = (31 - 3);
  35. static const uint TIMING_CFG1_ACTTOPRE_SHIFT = (31 - 7);
  36. static const uint TIMING_CFG1_ACTTORW_SHIFT = (31 - 11);
  37. static const uint TIMING_CFG1_CASLAT_SHIFT = (31 - 15);
  38. static const uint TIMING_CFG1_REFREC_SHIFT = (31 - 19);
  39. static const uint TIMING_CFG1_WRREC_SHIFT = (31 - 23);
  40. static const uint TIMING_CFG1_ACTTOACT_SHIFT = (31 - 27);
  41. static const uint TIMING_CFG1_WRTORD_SHIFT = (31 - 31);
  42. /* Shifts for the DDR SDRAM Timing Configuration 2 register */
  43. static const uint TIMING_CFG2_CPO_SHIFT = (31 - 8);
  44. static const uint TIMING_CFG2_WR_DATA_DELAY_SHIFT = (31 - 21);
  45. static const uint TIMING_CFG2_ADD_LAT_SHIFT = (31 - 3);
  46. static const uint TIMING_CFG2_WR_LAT_DELAY_SHIFT = (31 - 12);
  47. static const uint TIMING_CFG2_RD_TO_PRE_SHIFT = (31 - 18);
  48. static const uint TIMING_CFG2_CKE_PLS_SHIFT = (31 - 25);
  49. static const uint TIMING_CFG2_FOUR_ACT_SHIFT;
  50. /* Shifts for the DDR SDRAM Control Configuration register */
  51. static const uint SDRAM_CFG_SREN_SHIFT = (31 - 1);
  52. static const uint SDRAM_CFG_ECC_EN_SHIFT = (31 - 2);
  53. static const uint SDRAM_CFG_RD_EN_SHIFT = (31 - 3);
  54. static const uint SDRAM_CFG_SDRAM_TYPE_SHIFT = (31 - 7);
  55. static const uint SDRAM_CFG_DYN_PWR_SHIFT = (31 - 10);
  56. static const uint SDRAM_CFG_DBW_SHIFT = (31 - 12);
  57. static const uint SDRAM_CFG_NCAP_SHIFT = (31 - 14);
  58. static const uint SDRAM_CFG_2T_EN_SHIFT = (31 - 16);
  59. static const uint SDRAM_CFG_BA_INTLV_CTL_SHIFT = (31 - 23);
  60. static const uint SDRAM_CFG_PCHB8_SHIFT = (31 - 27);
  61. static const uint SDRAM_CFG_HSE_SHIFT = (31 - 28);
  62. static const uint SDRAM_CFG_BI_SHIFT = (31 - 31);
  63. /* Shifts for the DDR SDRAM Control Configuration 2 register */
  64. static const uint SDRAM_CFG2_FRC_SR_SHIFT = (31 - 0);
  65. static const uint SDRAM_CFG2_DLL_RST_DIS = (31 - 2);
  66. static const uint SDRAM_CFG2_DQS_CFG = (31 - 5);
  67. static const uint SDRAM_CFG2_ODT_CFG = (31 - 10);
  68. static const uint SDRAM_CFG2_NUM_PR = (31 - 19);
  69. /* Shifts for the DDR SDRAM Mode register */
  70. static const uint SDRAM_MODE_ESD_SHIFT = (31 - 15);
  71. static const uint SDRAM_MODE_SD_SHIFT = (31 - 31);
  72. /* Shifts for the DDR SDRAM Mode 2 register */
  73. static const uint SDRAM_MODE2_ESD2_SHIFT = (31 - 15);
  74. static const uint SDRAM_MODE2_ESD3_SHIFT = (31 - 31);
  75. /* Shifts for the DDR SDRAM Interval Configuration register */
  76. static const uint SDRAM_INTERVAL_REFINT_SHIFT = (31 - 15);
  77. static const uint SDRAM_INTERVAL_BSTOPRE_SHIFT = (31 - 31);
  78. /* Mask for the DDR SDRAM Mode Control register */
  79. static const u32 SDRAM_CFG_MEM_EN = 0x80000000;
  80. int dram_init(void)
  81. {
  82. struct udevice *ram_ctrl;
  83. int ret;
  84. /* Current assumption: There is only one RAM controller */
  85. ret = uclass_first_device_err(UCLASS_RAM, &ram_ctrl);
  86. if (ret) {
  87. debug("%s: uclass_first_device_err failed: %d\n",
  88. __func__, ret);
  89. return ret;
  90. }
  91. /* FIXME(mario.six@gdsys.cc): Set gd->ram_size? */
  92. return 0;
  93. }
  94. phys_size_t get_effective_memsize(void)
  95. {
  96. if (!IS_ENABLED(CONFIG_VERY_BIG_RAM))
  97. return gd->ram_size;
  98. /* Limit stack to what we can reasonable map */
  99. return ((gd->ram_size > CONFIG_MAX_MEM_MAPPED) ?
  100. CONFIG_MAX_MEM_MAPPED : gd->ram_size);
  101. }
  102. /**
  103. * struct mpc83xx_sdram_priv - Private data for MPC83xx RAM controllers
  104. * @total_size: The total size of all RAM modules associated with this RAM
  105. * controller in bytes
  106. */
  107. struct mpc83xx_sdram_priv {
  108. ulong total_size;
  109. };
  110. /**
  111. * mpc83xx_sdram_static_init() - Statically initialize a RAM module.
  112. * @node: Device tree node associated with ths module in question
  113. * @cs: The chip select to use for this RAM module
  114. * @mapaddr: The address where the RAM module should be mapped
  115. * @size: The size of the RAM module to be mapped in bytes
  116. *
  117. * Return: 0 if OK, -ve on error
  118. */
  119. static int mpc83xx_sdram_static_init(ofnode node, u32 cs, u32 mapaddr, u32 size)
  120. {
  121. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  122. u32 msize = size;
  123. u32 msize_log2 = __ilog2(msize);
  124. u32 auto_precharge, odt_rd_cfg, odt_wr_cfg, bank_bits, row_bits,
  125. col_bits;
  126. u32 bank_bits_mask, row_bits_mask, col_bits_mask;
  127. /* Configure the DDR local access window */
  128. out_be32(&im->sysconf.ddrlaw[cs].bar, mapaddr & 0xfffff000);
  129. out_be32(&im->sysconf.ddrlaw[cs].ar, LBLAWAR_EN | (msize_log2 - 1));
  130. out_be32(&im->ddr.csbnds[cs].csbnds, (msize - 1) >> 24);
  131. auto_precharge = ofnode_read_u32_default(node, "auto_precharge", 0);
  132. switch (auto_precharge) {
  133. case AUTO_PRECHARGE_ENABLE:
  134. case AUTO_PRECHARGE_DISABLE:
  135. break;
  136. default:
  137. debug("%s: auto_precharge value %d invalid.\n",
  138. ofnode_get_name(node), auto_precharge);
  139. return -EINVAL;
  140. }
  141. odt_rd_cfg = ofnode_read_u32_default(node, "odt_rd_cfg", 0);
  142. switch (odt_rd_cfg) {
  143. case ODT_RD_ONLY_OTHER_DIMM:
  144. if (!IS_ENABLED(CONFIG_MPC8360) &&
  145. !IS_ENABLED(CONFIG_MPC837x)) {
  146. debug("%s: odt_rd_cfg value %d invalid.\n",
  147. ofnode_get_name(node), odt_rd_cfg);
  148. return -EINVAL;
  149. }
  150. /* fall through */
  151. case ODT_RD_NEVER:
  152. case ODT_RD_ONLY_CURRENT:
  153. case ODT_RD_ONLY_OTHER_CS:
  154. if (!IS_ENABLED(CONFIG_MPC830x) &&
  155. !IS_ENABLED(CONFIG_MPC831x) &&
  156. !IS_ENABLED(CONFIG_MPC8360) &&
  157. !IS_ENABLED(CONFIG_MPC837x)) {
  158. debug("%s: odt_rd_cfg value %d invalid.\n",
  159. ofnode_get_name(node), odt_rd_cfg);
  160. return -EINVAL;
  161. }
  162. /* fall through */
  163. /* Only MPC832x knows this value */
  164. case ODT_RD_ALL:
  165. break;
  166. default:
  167. debug("%s: odt_rd_cfg value %d invalid.\n",
  168. ofnode_get_name(node), odt_rd_cfg);
  169. return -EINVAL;
  170. }
  171. odt_wr_cfg = ofnode_read_u32_default(node, "odt_wr_cfg", 0);
  172. switch (odt_wr_cfg) {
  173. case ODT_WR_ONLY_OTHER_DIMM:
  174. if (!IS_ENABLED(CONFIG_MPC8360) &&
  175. !IS_ENABLED(CONFIG_MPC837x)) {
  176. debug("%s: odt_wr_cfg value %d invalid.\n",
  177. ofnode_get_name(node), odt_wr_cfg);
  178. return -EINVAL;
  179. }
  180. /* fall through */
  181. case ODT_WR_NEVER:
  182. case ODT_WR_ONLY_CURRENT:
  183. case ODT_WR_ONLY_OTHER_CS:
  184. if (!IS_ENABLED(CONFIG_MPC830x) &&
  185. !IS_ENABLED(CONFIG_MPC831x) &&
  186. !IS_ENABLED(CONFIG_MPC8360) &&
  187. !IS_ENABLED(CONFIG_MPC837x)) {
  188. debug("%s: odt_wr_cfg value %d invalid.\n",
  189. ofnode_get_name(node), odt_wr_cfg);
  190. return -EINVAL;
  191. }
  192. /* fall through */
  193. /* MPC832x only knows this value */
  194. case ODT_WR_ALL:
  195. break;
  196. default:
  197. debug("%s: odt_wr_cfg value %d invalid.\n",
  198. ofnode_get_name(node), odt_wr_cfg);
  199. return -EINVAL;
  200. }
  201. bank_bits = ofnode_read_u32_default(node, "bank_bits", 0);
  202. switch (bank_bits) {
  203. case 2:
  204. bank_bits_mask = BANK_BITS_2;
  205. break;
  206. case 3:
  207. bank_bits_mask = BANK_BITS_3;
  208. break;
  209. default:
  210. debug("%s: bank_bits value %d invalid.\n",
  211. ofnode_get_name(node), bank_bits);
  212. return -EINVAL;
  213. }
  214. row_bits = ofnode_read_u32_default(node, "row_bits", 0);
  215. switch (row_bits) {
  216. case 12:
  217. row_bits_mask = ROW_BITS_12;
  218. break;
  219. case 13:
  220. row_bits_mask = ROW_BITS_13;
  221. break;
  222. case 14:
  223. row_bits_mask = ROW_BITS_14;
  224. break;
  225. default:
  226. debug("%s: row_bits value %d invalid.\n",
  227. ofnode_get_name(node), row_bits);
  228. return -EINVAL;
  229. }
  230. col_bits = ofnode_read_u32_default(node, "col_bits", 0);
  231. switch (col_bits) {
  232. case 8:
  233. col_bits_mask = COL_BITS_8;
  234. break;
  235. case 9:
  236. col_bits_mask = COL_BITS_9;
  237. break;
  238. case 10:
  239. col_bits_mask = COL_BITS_10;
  240. break;
  241. case 11:
  242. col_bits_mask = COL_BITS_11;
  243. break;
  244. default:
  245. debug("%s: col_bits value %d invalid.\n",
  246. ofnode_get_name(node), col_bits);
  247. return -EINVAL;
  248. }
  249. /* Write CS config value */
  250. out_be32(&im->ddr.cs_config[cs], CSCONFIG_ENABLE | auto_precharge |
  251. odt_rd_cfg | odt_wr_cfg |
  252. bank_bits_mask | row_bits_mask |
  253. col_bits_mask);
  254. return 0;
  255. }
  256. /**
  257. * mpc83xx_sdram_spd_init() - Initialize a RAM module using a SPD flash.
  258. * @node: Device tree node associated with ths module in question
  259. * @cs: The chip select to use for this RAM module
  260. * @mapaddr: The address where the RAM module should be mapped
  261. * @size: The size of the RAM module to be mapped in bytes
  262. *
  263. * Return: 0 if OK, -ve on error
  264. */
  265. static int mpc83xx_sdram_spd_init(ofnode node, u32 cs, u32 mapaddr, u32 size)
  266. {
  267. /* TODO(mario.six@gdsys.cc): Implement */
  268. return 0;
  269. }
  270. static int mpc83xx_sdram_ofdata_to_platdata(struct udevice *dev)
  271. {
  272. return 0;
  273. }
  274. static int mpc83xx_sdram_probe(struct udevice *dev)
  275. {
  276. struct mpc83xx_sdram_priv *priv = dev_get_priv(dev);
  277. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  278. int ret = 0;
  279. ofnode subnode;
  280. /* DDR control driver register values */
  281. u32 dso, pz_override, nz_override, odt_term, ddr_type, mvref_sel, m_odr;
  282. u32 ddrcdr;
  283. /* DDR SDRAM Clock Control register values */
  284. u32 clock_adjust;
  285. /* DDR SDRAM Timing Configuration 3 register values */
  286. u32 ext_refresh_rec, ext_refresh_rec_mask;
  287. /* DDR SDRAM Timing Configuration 0 register values */
  288. u32 read_to_write, write_to_read, read_to_read, write_to_write,
  289. active_powerdown_exit, precharge_powerdown_exit,
  290. odt_powerdown_exit, mode_reg_set_cycle;
  291. u32 timing_cfg_0;
  292. /* DDR SDRAM Timing Configuration 1 register values */
  293. u32 precharge_to_activate, activate_to_precharge,
  294. activate_to_readwrite, mcas_latency, refresh_recovery,
  295. last_data_to_precharge, activate_to_activate,
  296. last_write_data_to_read;
  297. u32 timing_cfg_1;
  298. /* DDR SDRAM Timing Configuration 2 register values */
  299. u32 additive_latency, mcas_to_preamble_override, write_latency,
  300. read_to_precharge, write_cmd_to_write_data,
  301. minimum_cke_pulse_width, four_activates_window;
  302. u32 timing_cfg_2;
  303. /* DDR SDRAM Control Configuration register values */
  304. u32 self_refresh, ecc, registered_dram, sdram_type,
  305. dynamic_power_management, databus_width, nc_auto_precharge,
  306. timing_2t, bank_interleaving_ctrl, precharge_bit_8, half_strength,
  307. bypass_initialization;
  308. u32 sdram_cfg;
  309. /* DDR SDRAM Control Configuration 2 register values */
  310. u32 force_self_refresh, dll_reset, dqs_config, odt_config,
  311. posted_refreshes;
  312. u32 sdram_cfg2;
  313. /* DDR SDRAM Mode Configuration register values */
  314. u32 sdmode, esdmode;
  315. u32 sdram_mode;
  316. /* DDR SDRAM Mode Configuration 2 register values */
  317. u32 esdmode2, esdmode3;
  318. u32 sdram_mode2;
  319. /* DDR SDRAM Interval Configuration register values */
  320. u32 refresh_interval, precharge_interval;
  321. u32 sdram_interval;
  322. priv->total_size = 0;
  323. /* Disable both banks initially (might be re-enabled in loop below) */
  324. out_be32(&im->ddr.cs_config[0], 0);
  325. out_be32(&im->ddr.cs_config[1], 0);
  326. dso = dev_read_u32_default(dev, "driver_software_override", 0);
  327. if (dso > 1) {
  328. debug("%s: driver_software_override value %d invalid.\n",
  329. dev->name, dso);
  330. return -EINVAL;
  331. }
  332. pz_override = dev_read_u32_default(dev, "p_impedance_override", 0);
  333. switch (pz_override) {
  334. case DSO_P_IMPEDANCE_HIGHEST_Z:
  335. case DSO_P_IMPEDANCE_MUCH_HIGHER_Z:
  336. case DSO_P_IMPEDANCE_HIGHER_Z:
  337. case DSO_P_IMPEDANCE_NOMINAL:
  338. case DSO_P_IMPEDANCE_LOWER_Z:
  339. break;
  340. default:
  341. debug("%s: p_impedance_override value %d invalid.\n",
  342. dev->name, pz_override);
  343. return -EINVAL;
  344. }
  345. nz_override = dev_read_u32_default(dev, "n_impedance_override", 0);
  346. switch (nz_override) {
  347. case DSO_N_IMPEDANCE_HIGHEST_Z:
  348. case DSO_N_IMPEDANCE_MUCH_HIGHER_Z:
  349. case DSO_N_IMPEDANCE_HIGHER_Z:
  350. case DSO_N_IMPEDANCE_NOMINAL:
  351. case DSO_N_IMPEDANCE_LOWER_Z:
  352. break;
  353. default:
  354. debug("%s: n_impedance_override value %d invalid.\n",
  355. dev->name, nz_override);
  356. return -EINVAL;
  357. }
  358. odt_term = dev_read_u32_default(dev, "odt_termination_value", 0);
  359. if (odt_term > 1) {
  360. debug("%s: odt_termination_value value %d invalid.\n",
  361. dev->name, odt_term);
  362. return -EINVAL;
  363. }
  364. ddr_type = dev_read_u32_default(dev, "ddr_type", 0);
  365. if (ddr_type > 1) {
  366. debug("%s: ddr_type value %d invalid.\n",
  367. dev->name, ddr_type);
  368. return -EINVAL;
  369. }
  370. mvref_sel = dev_read_u32_default(dev, "mvref_sel", 0);
  371. if (mvref_sel > 1) {
  372. debug("%s: mvref_sel value %d invalid.\n",
  373. dev->name, mvref_sel);
  374. return -EINVAL;
  375. }
  376. m_odr = dev_read_u32_default(dev, "m_odr", 0);
  377. if (mvref_sel > 1) {
  378. debug("%s: m_odr value %d invalid.\n",
  379. dev->name, m_odr);
  380. return -EINVAL;
  381. }
  382. ddrcdr = dso << (31 - 1) |
  383. pz_override << (31 - 5) |
  384. nz_override << (31 - 9) |
  385. odt_term << (31 - 12) |
  386. ddr_type << (31 - 13) |
  387. mvref_sel << (31 - 29) |
  388. m_odr << (31 - 30) | 1;
  389. /* Configure the DDR control driver register */
  390. out_be32(&im->sysconf.ddrcdr, ddrcdr);
  391. dev_for_each_subnode(subnode, dev) {
  392. u32 val[3];
  393. u32 cs, addr, size;
  394. /* CS, map address, size -> three values */
  395. ofnode_read_u32_array(subnode, "reg", val, 3);
  396. cs = val[0];
  397. addr = val[1];
  398. size = val[2];
  399. if (cs > 1) {
  400. debug("%s: chip select value %d invalid.\n",
  401. dev->name, cs);
  402. return -EINVAL;
  403. }
  404. /* TODO(mario.six@gdsys.cc): Sanity check for size. */
  405. if (ofnode_read_bool(subnode, "read-spd"))
  406. ret = mpc83xx_sdram_spd_init(subnode, cs, addr, size);
  407. else
  408. ret = mpc83xx_sdram_static_init(subnode, cs, addr,
  409. size);
  410. if (ret) {
  411. debug("%s: RAM init failed.\n", dev->name);
  412. return ret;
  413. }
  414. };
  415. /*
  416. * TODO(mario.six@gdsys.cc): This should only occur for static
  417. * configuration
  418. */
  419. clock_adjust = dev_read_u32_default(dev, "clock_adjust", 0);
  420. switch (clock_adjust) {
  421. case CLOCK_ADJUST_025:
  422. case CLOCK_ADJUST_05:
  423. case CLOCK_ADJUST_075:
  424. case CLOCK_ADJUST_1:
  425. break;
  426. default:
  427. debug("%s: clock_adjust value %d invalid.\n",
  428. dev->name, clock_adjust);
  429. return -EINVAL;
  430. }
  431. /* Configure the DDR SDRAM Clock Control register */
  432. out_be32(&im->ddr.sdram_clk_cntl, clock_adjust);
  433. ext_refresh_rec = dev_read_u32_default(dev, "ext_refresh_rec", 0);
  434. switch (ext_refresh_rec) {
  435. case 0:
  436. ext_refresh_rec_mask = 0 << TIMING_CFG3_EXT_REFREC_SHIFT;
  437. break;
  438. case 16:
  439. ext_refresh_rec_mask = 1 << TIMING_CFG3_EXT_REFREC_SHIFT;
  440. break;
  441. case 32:
  442. ext_refresh_rec_mask = 2 << TIMING_CFG3_EXT_REFREC_SHIFT;
  443. break;
  444. case 48:
  445. ext_refresh_rec_mask = 3 << TIMING_CFG3_EXT_REFREC_SHIFT;
  446. break;
  447. case 64:
  448. ext_refresh_rec_mask = 4 << TIMING_CFG3_EXT_REFREC_SHIFT;
  449. break;
  450. case 80:
  451. ext_refresh_rec_mask = 5 << TIMING_CFG3_EXT_REFREC_SHIFT;
  452. break;
  453. case 96:
  454. ext_refresh_rec_mask = 6 << TIMING_CFG3_EXT_REFREC_SHIFT;
  455. break;
  456. case 112:
  457. ext_refresh_rec_mask = 7 << TIMING_CFG3_EXT_REFREC_SHIFT;
  458. break;
  459. default:
  460. debug("%s: ext_refresh_rec value %d invalid.\n",
  461. dev->name, ext_refresh_rec);
  462. return -EINVAL;
  463. }
  464. /* Configure the DDR SDRAM Timing Configuration 3 register */
  465. out_be32(&im->ddr.timing_cfg_3, ext_refresh_rec_mask);
  466. read_to_write = dev_read_u32_default(dev, "read_to_write", 0);
  467. if (read_to_write > 3) {
  468. debug("%s: read_to_write value %d invalid.\n",
  469. dev->name, read_to_write);
  470. return -EINVAL;
  471. }
  472. write_to_read = dev_read_u32_default(dev, "write_to_read", 0);
  473. if (write_to_read > 3) {
  474. debug("%s: write_to_read value %d invalid.\n",
  475. dev->name, write_to_read);
  476. return -EINVAL;
  477. }
  478. read_to_read = dev_read_u32_default(dev, "read_to_read", 0);
  479. if (read_to_read > 3) {
  480. debug("%s: read_to_read value %d invalid.\n",
  481. dev->name, read_to_read);
  482. return -EINVAL;
  483. }
  484. write_to_write = dev_read_u32_default(dev, "write_to_write", 0);
  485. if (write_to_write > 3) {
  486. debug("%s: write_to_write value %d invalid.\n",
  487. dev->name, write_to_write);
  488. return -EINVAL;
  489. }
  490. active_powerdown_exit =
  491. dev_read_u32_default(dev, "active_powerdown_exit", 0);
  492. if (active_powerdown_exit > 7) {
  493. debug("%s: active_powerdown_exit value %d invalid.\n",
  494. dev->name, active_powerdown_exit);
  495. return -EINVAL;
  496. }
  497. precharge_powerdown_exit =
  498. dev_read_u32_default(dev, "precharge_powerdown_exit", 0);
  499. if (precharge_powerdown_exit > 7) {
  500. debug("%s: precharge_powerdown_exit value %d invalid.\n",
  501. dev->name, precharge_powerdown_exit);
  502. return -EINVAL;
  503. }
  504. odt_powerdown_exit = dev_read_u32_default(dev, "odt_powerdown_exit", 0);
  505. if (odt_powerdown_exit > 15) {
  506. debug("%s: odt_powerdown_exit value %d invalid.\n",
  507. dev->name, odt_powerdown_exit);
  508. return -EINVAL;
  509. }
  510. mode_reg_set_cycle = dev_read_u32_default(dev, "mode_reg_set_cycle", 0);
  511. if (mode_reg_set_cycle > 15) {
  512. debug("%s: mode_reg_set_cycle value %d invalid.\n",
  513. dev->name, mode_reg_set_cycle);
  514. return -EINVAL;
  515. }
  516. timing_cfg_0 = read_to_write << TIMING_CFG0_RWT_SHIFT |
  517. write_to_read << TIMING_CFG0_WRT_SHIFT |
  518. read_to_read << TIMING_CFG0_RRT_SHIFT |
  519. write_to_write << TIMING_CFG0_WWT_SHIFT |
  520. active_powerdown_exit << TIMING_CFG0_ACT_PD_EXIT_SHIFT |
  521. precharge_powerdown_exit << TIMING_CFG0_PRE_PD_EXIT_SHIFT |
  522. odt_powerdown_exit << TIMING_CFG0_ODT_PD_EXIT_SHIFT |
  523. mode_reg_set_cycle << TIMING_CFG0_MRS_CYC_SHIFT;
  524. out_be32(&im->ddr.timing_cfg_0, timing_cfg_0);
  525. precharge_to_activate =
  526. dev_read_u32_default(dev, "precharge_to_activate", 0);
  527. if (precharge_to_activate > 7 || precharge_to_activate == 0) {
  528. debug("%s: precharge_to_activate value %d invalid.\n",
  529. dev->name, precharge_to_activate);
  530. return -EINVAL;
  531. }
  532. activate_to_precharge =
  533. dev_read_u32_default(dev, "activate_to_precharge", 0);
  534. if (activate_to_precharge > 19) {
  535. debug("%s: activate_to_precharge value %d invalid.\n",
  536. dev->name, activate_to_precharge);
  537. return -EINVAL;
  538. }
  539. activate_to_readwrite =
  540. dev_read_u32_default(dev, "activate_to_readwrite", 0);
  541. if (activate_to_readwrite > 7 || activate_to_readwrite == 0) {
  542. debug("%s: activate_to_readwrite value %d invalid.\n",
  543. dev->name, activate_to_readwrite);
  544. return -EINVAL;
  545. }
  546. mcas_latency = dev_read_u32_default(dev, "mcas_latency", 0);
  547. switch (mcas_latency) {
  548. case CASLAT_20:
  549. case CASLAT_25:
  550. if (!IS_ENABLED(CONFIG_ARCH_MPC8308)) {
  551. debug("%s: MCAS latency < 3.0 unsupported on MPC8308\n",
  552. dev->name);
  553. return -EINVAL;
  554. }
  555. /* fall through */
  556. case CASLAT_30:
  557. case CASLAT_35:
  558. case CASLAT_40:
  559. case CASLAT_45:
  560. case CASLAT_50:
  561. case CASLAT_55:
  562. case CASLAT_60:
  563. case CASLAT_65:
  564. case CASLAT_70:
  565. case CASLAT_75:
  566. case CASLAT_80:
  567. break;
  568. default:
  569. debug("%s: mcas_latency value %d invalid.\n",
  570. dev->name, mcas_latency);
  571. return -EINVAL;
  572. }
  573. refresh_recovery = dev_read_u32_default(dev, "refresh_recovery", 0);
  574. if (refresh_recovery > 23 || refresh_recovery < 8) {
  575. debug("%s: refresh_recovery value %d invalid.\n",
  576. dev->name, refresh_recovery);
  577. return -EINVAL;
  578. }
  579. last_data_to_precharge =
  580. dev_read_u32_default(dev, "last_data_to_precharge", 0);
  581. if (last_data_to_precharge > 7 || last_data_to_precharge == 0) {
  582. debug("%s: last_data_to_precharge value %d invalid.\n",
  583. dev->name, last_data_to_precharge);
  584. return -EINVAL;
  585. }
  586. activate_to_activate =
  587. dev_read_u32_default(dev, "activate_to_activate", 0);
  588. if (activate_to_activate > 7 || activate_to_activate == 0) {
  589. debug("%s: activate_to_activate value %d invalid.\n",
  590. dev->name, activate_to_activate);
  591. return -EINVAL;
  592. }
  593. last_write_data_to_read =
  594. dev_read_u32_default(dev, "last_write_data_to_read", 0);
  595. if (last_write_data_to_read > 7 || last_write_data_to_read == 0) {
  596. debug("%s: last_write_data_to_read value %d invalid.\n",
  597. dev->name, last_write_data_to_read);
  598. return -EINVAL;
  599. }
  600. timing_cfg_1 = precharge_to_activate << TIMING_CFG1_PRETOACT_SHIFT |
  601. (activate_to_precharge > 15 ?
  602. activate_to_precharge - 16 :
  603. activate_to_precharge) << TIMING_CFG1_ACTTOPRE_SHIFT |
  604. activate_to_readwrite << TIMING_CFG1_ACTTORW_SHIFT |
  605. mcas_latency << TIMING_CFG1_CASLAT_SHIFT |
  606. (refresh_recovery - 8) << TIMING_CFG1_REFREC_SHIFT |
  607. last_data_to_precharge << TIMING_CFG1_WRREC_SHIFT |
  608. activate_to_activate << TIMING_CFG1_ACTTOACT_SHIFT |
  609. last_write_data_to_read << TIMING_CFG1_WRTORD_SHIFT;
  610. /* Configure the DDR SDRAM Timing Configuration 1 register */
  611. out_be32(&im->ddr.timing_cfg_1, timing_cfg_1);
  612. additive_latency = dev_read_u32_default(dev, "additive_latency", 0);
  613. if (additive_latency > 5) {
  614. debug("%s: additive_latency value %d invalid.\n",
  615. dev->name, additive_latency);
  616. return -EINVAL;
  617. }
  618. mcas_to_preamble_override =
  619. dev_read_u32_default(dev, "mcas_to_preamble_override", 0);
  620. switch (mcas_to_preamble_override) {
  621. case READ_LAT_PLUS_1:
  622. case READ_LAT:
  623. case READ_LAT_PLUS_1_4:
  624. case READ_LAT_PLUS_1_2:
  625. case READ_LAT_PLUS_3_4:
  626. case READ_LAT_PLUS_5_4:
  627. case READ_LAT_PLUS_3_2:
  628. case READ_LAT_PLUS_7_4:
  629. case READ_LAT_PLUS_2:
  630. case READ_LAT_PLUS_9_4:
  631. case READ_LAT_PLUS_5_2:
  632. case READ_LAT_PLUS_11_4:
  633. case READ_LAT_PLUS_3:
  634. case READ_LAT_PLUS_13_4:
  635. case READ_LAT_PLUS_7_2:
  636. case READ_LAT_PLUS_15_4:
  637. case READ_LAT_PLUS_4:
  638. case READ_LAT_PLUS_17_4:
  639. case READ_LAT_PLUS_9_2:
  640. case READ_LAT_PLUS_19_4:
  641. break;
  642. default:
  643. debug("%s: mcas_to_preamble_override value %d invalid.\n",
  644. dev->name, mcas_to_preamble_override);
  645. return -EINVAL;
  646. }
  647. write_latency = dev_read_u32_default(dev, "write_latency", 0);
  648. if (write_latency > 7 || write_latency == 0) {
  649. debug("%s: write_latency value %d invalid.\n",
  650. dev->name, write_latency);
  651. return -EINVAL;
  652. }
  653. read_to_precharge = dev_read_u32_default(dev, "read_to_precharge", 0);
  654. if (read_to_precharge > 4 || read_to_precharge == 0) {
  655. debug("%s: read_to_precharge value %d invalid.\n",
  656. dev->name, read_to_precharge);
  657. return -EINVAL;
  658. }
  659. write_cmd_to_write_data =
  660. dev_read_u32_default(dev, "write_cmd_to_write_data", 0);
  661. switch (write_cmd_to_write_data) {
  662. case CLOCK_DELAY_0:
  663. case CLOCK_DELAY_1_4:
  664. case CLOCK_DELAY_1_2:
  665. case CLOCK_DELAY_3_4:
  666. case CLOCK_DELAY_1:
  667. case CLOCK_DELAY_5_4:
  668. case CLOCK_DELAY_3_2:
  669. break;
  670. default:
  671. debug("%s: write_cmd_to_write_data value %d invalid.\n",
  672. dev->name, write_cmd_to_write_data);
  673. return -EINVAL;
  674. }
  675. minimum_cke_pulse_width =
  676. dev_read_u32_default(dev, "minimum_cke_pulse_width", 0);
  677. if (minimum_cke_pulse_width > 4 || minimum_cke_pulse_width == 0) {
  678. debug("%s: minimum_cke_pulse_width value %d invalid.\n",
  679. dev->name, minimum_cke_pulse_width);
  680. return -EINVAL;
  681. }
  682. four_activates_window =
  683. dev_read_u32_default(dev, "four_activates_window", 0);
  684. if (four_activates_window > 20 || four_activates_window == 0) {
  685. debug("%s: four_activates_window value %d invalid.\n",
  686. dev->name, four_activates_window);
  687. return -EINVAL;
  688. }
  689. timing_cfg_2 = additive_latency << TIMING_CFG2_ADD_LAT_SHIFT |
  690. mcas_to_preamble_override << TIMING_CFG2_CPO_SHIFT |
  691. write_latency << TIMING_CFG2_WR_LAT_DELAY_SHIFT |
  692. read_to_precharge << TIMING_CFG2_RD_TO_PRE_SHIFT |
  693. write_cmd_to_write_data << TIMING_CFG2_WR_DATA_DELAY_SHIFT |
  694. minimum_cke_pulse_width << TIMING_CFG2_CKE_PLS_SHIFT |
  695. four_activates_window << TIMING_CFG2_FOUR_ACT_SHIFT;
  696. out_be32(&im->ddr.timing_cfg_2, timing_cfg_2);
  697. self_refresh = dev_read_u32_default(dev, "self_refresh", 0);
  698. switch (self_refresh) {
  699. case SREN_DISABLE:
  700. case SREN_ENABLE:
  701. break;
  702. default:
  703. debug("%s: self_refresh value %d invalid.\n",
  704. dev->name, self_refresh);
  705. return -EINVAL;
  706. }
  707. ecc = dev_read_u32_default(dev, "ecc", 0);
  708. switch (ecc) {
  709. case ECC_DISABLE:
  710. case ECC_ENABLE:
  711. break;
  712. default:
  713. debug("%s: ecc value %d invalid.\n", dev->name, ecc);
  714. return -EINVAL;
  715. }
  716. registered_dram = dev_read_u32_default(dev, "registered_dram", 0);
  717. switch (registered_dram) {
  718. case RD_DISABLE:
  719. case RD_ENABLE:
  720. break;
  721. default:
  722. debug("%s: registered_dram value %d invalid.\n",
  723. dev->name, registered_dram);
  724. return -EINVAL;
  725. }
  726. sdram_type = dev_read_u32_default(dev, "sdram_type", 0);
  727. switch (sdram_type) {
  728. case TYPE_DDR1:
  729. case TYPE_DDR2:
  730. break;
  731. default:
  732. debug("%s: sdram_type value %d invalid.\n",
  733. dev->name, sdram_type);
  734. return -EINVAL;
  735. }
  736. dynamic_power_management =
  737. dev_read_u32_default(dev, "dynamic_power_management", 0);
  738. switch (dynamic_power_management) {
  739. case DYN_PWR_DISABLE:
  740. case DYN_PWR_ENABLE:
  741. break;
  742. default:
  743. debug("%s: dynamic_power_management value %d invalid.\n",
  744. dev->name, dynamic_power_management);
  745. return -EINVAL;
  746. }
  747. databus_width = dev_read_u32_default(dev, "databus_width", 0);
  748. switch (databus_width) {
  749. case DATA_BUS_WIDTH_16:
  750. case DATA_BUS_WIDTH_32:
  751. break;
  752. default:
  753. debug("%s: databus_width value %d invalid.\n",
  754. dev->name, databus_width);
  755. return -EINVAL;
  756. }
  757. nc_auto_precharge = dev_read_u32_default(dev, "nc_auto_precharge", 0);
  758. switch (nc_auto_precharge) {
  759. case NCAP_DISABLE:
  760. case NCAP_ENABLE:
  761. break;
  762. default:
  763. debug("%s: nc_auto_precharge value %d invalid.\n",
  764. dev->name, nc_auto_precharge);
  765. return -EINVAL;
  766. }
  767. timing_2t = dev_read_u32_default(dev, "timing_2t", 0);
  768. switch (timing_2t) {
  769. case TIMING_1T:
  770. case TIMING_2T:
  771. break;
  772. default:
  773. debug("%s: timing_2t value %d invalid.\n",
  774. dev->name, timing_2t);
  775. return -EINVAL;
  776. }
  777. bank_interleaving_ctrl =
  778. dev_read_u32_default(dev, "bank_interleaving_ctrl", 0);
  779. switch (bank_interleaving_ctrl) {
  780. case INTERLEAVE_NONE:
  781. case INTERLEAVE_1_AND_2:
  782. break;
  783. default:
  784. debug("%s: bank_interleaving_ctrl value %d invalid.\n",
  785. dev->name, bank_interleaving_ctrl);
  786. return -EINVAL;
  787. }
  788. precharge_bit_8 = dev_read_u32_default(dev, "precharge_bit_8", 0);
  789. switch (precharge_bit_8) {
  790. case PRECHARGE_MA_10:
  791. case PRECHARGE_MA_8:
  792. break;
  793. default:
  794. debug("%s: precharge_bit_8 value %d invalid.\n",
  795. dev->name, precharge_bit_8);
  796. return -EINVAL;
  797. }
  798. half_strength = dev_read_u32_default(dev, "half_strength", 0);
  799. switch (half_strength) {
  800. case STRENGTH_FULL:
  801. case STRENGTH_HALF:
  802. break;
  803. default:
  804. debug("%s: half_strength value %d invalid.\n",
  805. dev->name, half_strength);
  806. return -EINVAL;
  807. }
  808. bypass_initialization =
  809. dev_read_u32_default(dev, "bypass_initialization", 0);
  810. switch (bypass_initialization) {
  811. case INITIALIZATION_DONT_BYPASS:
  812. case INITIALIZATION_BYPASS:
  813. break;
  814. default:
  815. debug("%s: bypass_initialization value %d invalid.\n",
  816. dev->name, bypass_initialization);
  817. return -EINVAL;
  818. }
  819. sdram_cfg = self_refresh << SDRAM_CFG_SREN_SHIFT |
  820. ecc << SDRAM_CFG_ECC_EN_SHIFT |
  821. registered_dram << SDRAM_CFG_RD_EN_SHIFT |
  822. sdram_type << SDRAM_CFG_SDRAM_TYPE_SHIFT |
  823. dynamic_power_management << SDRAM_CFG_DYN_PWR_SHIFT |
  824. databus_width << SDRAM_CFG_DBW_SHIFT |
  825. nc_auto_precharge << SDRAM_CFG_NCAP_SHIFT |
  826. timing_2t << SDRAM_CFG_2T_EN_SHIFT |
  827. bank_interleaving_ctrl << SDRAM_CFG_BA_INTLV_CTL_SHIFT |
  828. precharge_bit_8 << SDRAM_CFG_PCHB8_SHIFT |
  829. half_strength << SDRAM_CFG_HSE_SHIFT |
  830. bypass_initialization << SDRAM_CFG_BI_SHIFT;
  831. out_be32(&im->ddr.sdram_cfg, sdram_cfg);
  832. force_self_refresh = dev_read_u32_default(dev, "force_self_refresh", 0);
  833. switch (force_self_refresh) {
  834. case MODE_NORMAL:
  835. case MODE_REFRESH:
  836. break;
  837. default:
  838. debug("%s: force_self_refresh value %d invalid.\n",
  839. dev->name, force_self_refresh);
  840. return -EINVAL;
  841. }
  842. dll_reset = dev_read_u32_default(dev, "dll_reset", 0);
  843. switch (dll_reset) {
  844. case DLL_RESET_ENABLE:
  845. case DLL_RESET_DISABLE:
  846. break;
  847. default:
  848. debug("%s: dll_reset value %d invalid.\n",
  849. dev->name, dll_reset);
  850. return -EINVAL;
  851. }
  852. dqs_config = dev_read_u32_default(dev, "dqs_config", 0);
  853. switch (dqs_config) {
  854. case DQS_TRUE:
  855. break;
  856. default:
  857. debug("%s: dqs_config value %d invalid.\n",
  858. dev->name, dqs_config);
  859. return -EINVAL;
  860. }
  861. odt_config = dev_read_u32_default(dev, "odt_config", 0);
  862. switch (odt_config) {
  863. case ODT_ASSERT_NEVER:
  864. case ODT_ASSERT_WRITES:
  865. case ODT_ASSERT_READS:
  866. case ODT_ASSERT_ALWAYS:
  867. break;
  868. default:
  869. debug("%s: odt_config value %d invalid.\n",
  870. dev->name, odt_config);
  871. return -EINVAL;
  872. }
  873. posted_refreshes = dev_read_u32_default(dev, "posted_refreshes", 0);
  874. if (posted_refreshes > 8 || posted_refreshes == 0) {
  875. debug("%s: posted_refreshes value %d invalid.\n",
  876. dev->name, posted_refreshes);
  877. return -EINVAL;
  878. }
  879. sdram_cfg2 = force_self_refresh << SDRAM_CFG2_FRC_SR_SHIFT |
  880. dll_reset << SDRAM_CFG2_DLL_RST_DIS |
  881. dqs_config << SDRAM_CFG2_DQS_CFG |
  882. odt_config << SDRAM_CFG2_ODT_CFG |
  883. posted_refreshes << SDRAM_CFG2_NUM_PR;
  884. out_be32(&im->ddr.sdram_cfg2, sdram_cfg2);
  885. sdmode = dev_read_u32_default(dev, "sdmode", 0);
  886. if (sdmode > 0xFFFF) {
  887. debug("%s: sdmode value %d invalid.\n",
  888. dev->name, sdmode);
  889. return -EINVAL;
  890. }
  891. esdmode = dev_read_u32_default(dev, "esdmode", 0);
  892. if (esdmode > 0xFFFF) {
  893. debug("%s: esdmode value %d invalid.\n", dev->name, esdmode);
  894. return -EINVAL;
  895. }
  896. sdram_mode = sdmode << SDRAM_MODE_SD_SHIFT |
  897. esdmode << SDRAM_MODE_ESD_SHIFT;
  898. out_be32(&im->ddr.sdram_mode, sdram_mode);
  899. esdmode2 = dev_read_u32_default(dev, "esdmode2", 0);
  900. if (esdmode2 > 0xFFFF) {
  901. debug("%s: esdmode2 value %d invalid.\n", dev->name, esdmode2);
  902. return -EINVAL;
  903. }
  904. esdmode3 = dev_read_u32_default(dev, "esdmode3", 0);
  905. if (esdmode3 > 0xFFFF) {
  906. debug("%s: esdmode3 value %d invalid.\n", dev->name, esdmode3);
  907. return -EINVAL;
  908. }
  909. sdram_mode2 = esdmode2 << SDRAM_MODE2_ESD2_SHIFT |
  910. esdmode3 << SDRAM_MODE2_ESD3_SHIFT;
  911. out_be32(&im->ddr.sdram_mode2, sdram_mode2);
  912. refresh_interval = dev_read_u32_default(dev, "refresh_interval", 0);
  913. if (refresh_interval > 0xFFFF) {
  914. debug("%s: refresh_interval value %d invalid.\n",
  915. dev->name, refresh_interval);
  916. return -EINVAL;
  917. }
  918. precharge_interval = dev_read_u32_default(dev, "precharge_interval", 0);
  919. if (precharge_interval > 0x3FFF) {
  920. debug("%s: precharge_interval value %d invalid.\n",
  921. dev->name, precharge_interval);
  922. return -EINVAL;
  923. }
  924. sdram_interval = refresh_interval << SDRAM_INTERVAL_REFINT_SHIFT |
  925. precharge_interval << SDRAM_INTERVAL_BSTOPRE_SHIFT;
  926. out_be32(&im->ddr.sdram_interval, sdram_interval);
  927. sync();
  928. /* Enable DDR controller */
  929. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  930. sync();
  931. dev_for_each_subnode(subnode, dev) {
  932. u32 val[3];
  933. u32 addr, size;
  934. /* CS, map address, size -> three values */
  935. ofnode_read_u32_array(subnode, "reg", val, 3);
  936. addr = val[1];
  937. size = val[2];
  938. priv->total_size += get_ram_size((long int *)addr, size);
  939. };
  940. gd->ram_size = priv->total_size;
  941. return 0;
  942. }
  943. static int mpc83xx_sdram_get_info(struct udevice *dev, struct ram_info *info)
  944. {
  945. /* TODO(mario.six@gdsys.cc): Implement */
  946. return 0;
  947. }
  948. static struct ram_ops mpc83xx_sdram_ops = {
  949. .get_info = mpc83xx_sdram_get_info,
  950. };
  951. static const struct udevice_id mpc83xx_sdram_ids[] = {
  952. { .compatible = "fsl,mpc83xx-mem-controller" },
  953. { /* sentinel */ }
  954. };
  955. U_BOOT_DRIVER(mpc83xx_sdram) = {
  956. .name = "mpc83xx_sdram",
  957. .id = UCLASS_RAM,
  958. .of_match = mpc83xx_sdram_ids,
  959. .ops = &mpc83xx_sdram_ops,
  960. .ofdata_to_platdata = mpc83xx_sdram_ofdata_to_platdata,
  961. .probe = mpc83xx_sdram_probe,
  962. .priv_auto_alloc_size = sizeof(struct mpc83xx_sdram_priv),
  963. };