zynq_gem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2011 Michal Simek
  4. *
  5. * Michal SIMEK <monstr@monstr.eu>
  6. *
  7. * Based on Xilinx gmac driver:
  8. * (C) Copyright 2011 Xilinx
  9. */
  10. #include <clk.h>
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <net.h>
  14. #include <netdev.h>
  15. #include <config.h>
  16. #include <console.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <wait_bit.h>
  22. #include <watchdog.h>
  23. #include <asm/system.h>
  24. #include <asm/arch/hardware.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <linux/errno.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* Bit/mask specification */
  29. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  32. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  33. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  34. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  35. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  36. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  37. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  38. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  39. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  40. /* Wrap bit, last descriptor */
  41. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  42. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  43. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  44. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  45. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  46. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  47. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  48. #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
  49. #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
  50. #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
  51. #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
  52. #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
  53. #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
  54. #ifdef CONFIG_ARM64
  55. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
  56. #else
  57. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
  58. #endif
  59. #ifdef CONFIG_ARM64
  60. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  61. #else
  62. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  63. #endif
  64. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  65. ZYNQ_GEM_NWCFG_FDEN | \
  66. ZYNQ_GEM_NWCFG_FSREM | \
  67. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  68. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  69. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  70. /* Use full configured addressable space (8 Kb) */
  71. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  72. /* Use full configured addressable space (4 Kb) */
  73. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  74. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  75. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  76. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  77. ZYNQ_GEM_DMACR_RXSIZE | \
  78. ZYNQ_GEM_DMACR_TXSIZE | \
  79. ZYNQ_GEM_DMACR_RXBUF)
  80. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  81. #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
  82. /* Use MII register 1 (MII status register) to detect PHY */
  83. #define PHY_DETECT_REG 1
  84. /* Mask used to verify certain PHY features (or register contents)
  85. * in the register above:
  86. * 0x1000: 10Mbps full duplex support
  87. * 0x0800: 10Mbps half duplex support
  88. * 0x0008: Auto-negotiation support
  89. */
  90. #define PHY_DETECT_MASK 0x1808
  91. /* TX BD status masks */
  92. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  93. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  94. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  95. /* Clock frequencies for different speeds */
  96. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  97. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  98. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  99. /* Device registers */
  100. struct zynq_gem_regs {
  101. u32 nwctrl; /* 0x0 - Network Control reg */
  102. u32 nwcfg; /* 0x4 - Network Config reg */
  103. u32 nwsr; /* 0x8 - Network Status reg */
  104. u32 reserved1;
  105. u32 dmacr; /* 0x10 - DMA Control reg */
  106. u32 txsr; /* 0x14 - TX Status reg */
  107. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  108. u32 txqbase; /* 0x1c - TX Q Base address reg */
  109. u32 rxsr; /* 0x20 - RX Status reg */
  110. u32 reserved2[2];
  111. u32 idr; /* 0x2c - Interrupt Disable reg */
  112. u32 reserved3;
  113. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  114. u32 reserved4[18];
  115. u32 hashl; /* 0x80 - Hash Low address reg */
  116. u32 hashh; /* 0x84 - Hash High address reg */
  117. #define LADDR_LOW 0
  118. #define LADDR_HIGH 1
  119. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  120. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  121. u32 reserved6[18];
  122. #define STAT_SIZE 44
  123. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  124. u32 reserved9[20];
  125. u32 pcscntrl;
  126. u32 reserved7[143];
  127. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  128. u32 reserved8[15];
  129. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  130. };
  131. /* BD descriptors */
  132. struct emac_bd {
  133. u32 addr; /* Next descriptor pointer */
  134. u32 status;
  135. };
  136. #define RX_BUF 32
  137. /* Page table entries are set to 1MB, or multiples of 1MB
  138. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  139. */
  140. #define BD_SPACE 0x100000
  141. /* BD separation space */
  142. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  143. /* Setup the first free TX descriptor */
  144. #define TX_FREE_DESC 2
  145. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  146. struct zynq_gem_priv {
  147. struct emac_bd *tx_bd;
  148. struct emac_bd *rx_bd;
  149. char *rxbuffers;
  150. u32 rxbd_current;
  151. u32 rx_first_buf;
  152. int phyaddr;
  153. int init;
  154. struct zynq_gem_regs *iobase;
  155. phy_interface_t interface;
  156. struct phy_device *phydev;
  157. ofnode phy_of_node;
  158. struct mii_dev *bus;
  159. struct clk clk;
  160. u32 max_speed;
  161. bool int_pcs;
  162. };
  163. static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  164. u32 op, u16 *data)
  165. {
  166. u32 mgtcr;
  167. struct zynq_gem_regs *regs = priv->iobase;
  168. int err;
  169. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  170. true, 20000, false);
  171. if (err)
  172. return err;
  173. /* Construct mgtcr mask for the operation */
  174. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  175. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  176. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  177. /* Write mgtcr and wait for completion */
  178. writel(mgtcr, &regs->phymntnc);
  179. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  180. true, 20000, false);
  181. if (err)
  182. return err;
  183. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  184. *data = readl(&regs->phymntnc);
  185. return 0;
  186. }
  187. static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  188. u32 regnum, u16 *val)
  189. {
  190. int ret;
  191. ret = phy_setup_op(priv, phy_addr, regnum,
  192. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  193. if (!ret)
  194. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  195. phy_addr, regnum, *val);
  196. return ret;
  197. }
  198. static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  199. u32 regnum, u16 data)
  200. {
  201. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  202. regnum, data);
  203. return phy_setup_op(priv, phy_addr, regnum,
  204. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  205. }
  206. static int phy_detection(struct udevice *dev)
  207. {
  208. int i;
  209. u16 phyreg = 0;
  210. struct zynq_gem_priv *priv = dev->priv;
  211. if (priv->phyaddr != -1) {
  212. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  213. if ((phyreg != 0xFFFF) &&
  214. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  215. /* Found a valid PHY address */
  216. debug("Default phy address %d is valid\n",
  217. priv->phyaddr);
  218. return 0;
  219. } else {
  220. debug("PHY address is not setup correctly %d\n",
  221. priv->phyaddr);
  222. priv->phyaddr = -1;
  223. }
  224. }
  225. debug("detecting phy address\n");
  226. if (priv->phyaddr == -1) {
  227. /* detect the PHY address */
  228. for (i = 31; i >= 0; i--) {
  229. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  230. if ((phyreg != 0xFFFF) &&
  231. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  232. /* Found a valid PHY address */
  233. priv->phyaddr = i;
  234. debug("Found valid phy address, %d\n", i);
  235. return 0;
  236. }
  237. }
  238. }
  239. printf("PHY is not detected\n");
  240. return -1;
  241. }
  242. static int zynq_gem_setup_mac(struct udevice *dev)
  243. {
  244. u32 i, macaddrlow, macaddrhigh;
  245. struct eth_pdata *pdata = dev_get_platdata(dev);
  246. struct zynq_gem_priv *priv = dev_get_priv(dev);
  247. struct zynq_gem_regs *regs = priv->iobase;
  248. /* Set the MAC bits [31:0] in BOT */
  249. macaddrlow = pdata->enetaddr[0];
  250. macaddrlow |= pdata->enetaddr[1] << 8;
  251. macaddrlow |= pdata->enetaddr[2] << 16;
  252. macaddrlow |= pdata->enetaddr[3] << 24;
  253. /* Set MAC bits [47:32] in TOP */
  254. macaddrhigh = pdata->enetaddr[4];
  255. macaddrhigh |= pdata->enetaddr[5] << 8;
  256. for (i = 0; i < 4; i++) {
  257. writel(0, &regs->laddr[i][LADDR_LOW]);
  258. writel(0, &regs->laddr[i][LADDR_HIGH]);
  259. /* Do not use MATCHx register */
  260. writel(0, &regs->match[i]);
  261. }
  262. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  263. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  264. return 0;
  265. }
  266. static int zynq_phy_init(struct udevice *dev)
  267. {
  268. int ret;
  269. struct zynq_gem_priv *priv = dev_get_priv(dev);
  270. struct zynq_gem_regs *regs = priv->iobase;
  271. const u32 supported = SUPPORTED_10baseT_Half |
  272. SUPPORTED_10baseT_Full |
  273. SUPPORTED_100baseT_Half |
  274. SUPPORTED_100baseT_Full |
  275. SUPPORTED_1000baseT_Half |
  276. SUPPORTED_1000baseT_Full;
  277. /* Enable only MDIO bus */
  278. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  279. if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
  280. (priv->interface != PHY_INTERFACE_MODE_GMII)) {
  281. ret = phy_detection(dev);
  282. if (ret) {
  283. printf("GEM PHY init failed\n");
  284. return ret;
  285. }
  286. }
  287. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  288. priv->interface);
  289. if (!priv->phydev)
  290. return -ENODEV;
  291. priv->phydev->supported &= supported | ADVERTISED_Pause |
  292. ADVERTISED_Asym_Pause;
  293. if (priv->max_speed) {
  294. ret = phy_set_supported(priv->phydev, priv->max_speed);
  295. if (ret)
  296. return ret;
  297. }
  298. priv->phydev->advertising = priv->phydev->supported;
  299. priv->phydev->node = priv->phy_of_node;
  300. return phy_config(priv->phydev);
  301. }
  302. static int zynq_gem_init(struct udevice *dev)
  303. {
  304. u32 i, nwconfig;
  305. int ret;
  306. unsigned long clk_rate = 0;
  307. struct zynq_gem_priv *priv = dev_get_priv(dev);
  308. struct zynq_gem_regs *regs = priv->iobase;
  309. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  310. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  311. if (!priv->init) {
  312. /* Disable all interrupts */
  313. writel(0xFFFFFFFF, &regs->idr);
  314. /* Disable the receiver & transmitter */
  315. writel(0, &regs->nwctrl);
  316. writel(0, &regs->txsr);
  317. writel(0, &regs->rxsr);
  318. writel(0, &regs->phymntnc);
  319. /* Clear the Hash registers for the mac address
  320. * pointed by AddressPtr
  321. */
  322. writel(0x0, &regs->hashl);
  323. /* Write bits [63:32] in TOP */
  324. writel(0x0, &regs->hashh);
  325. /* Clear all counters */
  326. for (i = 0; i < STAT_SIZE; i++)
  327. readl(&regs->stat[i]);
  328. /* Setup RxBD space */
  329. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  330. for (i = 0; i < RX_BUF; i++) {
  331. priv->rx_bd[i].status = 0xF0000000;
  332. priv->rx_bd[i].addr =
  333. ((ulong)(priv->rxbuffers) +
  334. (i * PKTSIZE_ALIGN));
  335. }
  336. /* WRAP bit to last BD */
  337. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  338. /* Write RxBDs to IP */
  339. writel((ulong)priv->rx_bd, &regs->rxqbase);
  340. /* Setup for DMA Configuration register */
  341. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  342. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  343. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  344. /* Disable the second priority queue */
  345. dummy_tx_bd->addr = 0;
  346. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  347. ZYNQ_GEM_TXBUF_LAST_MASK|
  348. ZYNQ_GEM_TXBUF_USED_MASK;
  349. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  350. ZYNQ_GEM_RXBUF_NEW_MASK;
  351. dummy_rx_bd->status = 0;
  352. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  353. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  354. priv->init++;
  355. }
  356. ret = phy_startup(priv->phydev);
  357. if (ret)
  358. return ret;
  359. if (!priv->phydev->link) {
  360. printf("%s: No link.\n", priv->phydev->dev->name);
  361. return -1;
  362. }
  363. nwconfig = ZYNQ_GEM_NWCFG_INIT;
  364. /*
  365. * Set SGMII enable PCS selection only if internal PCS/PMA
  366. * core is used and interface is SGMII.
  367. */
  368. if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
  369. priv->int_pcs) {
  370. nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
  371. ZYNQ_GEM_NWCFG_PCS_SEL;
  372. #ifdef CONFIG_ARM64
  373. writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
  374. &regs->pcscntrl);
  375. #endif
  376. }
  377. switch (priv->phydev->speed) {
  378. case SPEED_1000:
  379. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
  380. &regs->nwcfg);
  381. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  382. break;
  383. case SPEED_100:
  384. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
  385. &regs->nwcfg);
  386. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  387. break;
  388. case SPEED_10:
  389. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  390. break;
  391. }
  392. #if !defined(CONFIG_ARCH_VERSAL)
  393. ret = clk_set_rate(&priv->clk, clk_rate);
  394. if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
  395. dev_err(dev, "failed to set tx clock rate\n");
  396. return ret;
  397. }
  398. ret = clk_enable(&priv->clk);
  399. if (ret && ret != -ENOSYS) {
  400. dev_err(dev, "failed to enable tx clock\n");
  401. return ret;
  402. }
  403. #else
  404. debug("requested clk_rate %ld\n", clk_rate);
  405. #endif
  406. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  407. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  408. return 0;
  409. }
  410. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  411. {
  412. u32 addr, size;
  413. struct zynq_gem_priv *priv = dev_get_priv(dev);
  414. struct zynq_gem_regs *regs = priv->iobase;
  415. struct emac_bd *current_bd = &priv->tx_bd[1];
  416. /* Setup Tx BD */
  417. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  418. priv->tx_bd->addr = (ulong)ptr;
  419. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  420. ZYNQ_GEM_TXBUF_LAST_MASK;
  421. /* Dummy descriptor to mark it as the last in descriptor chain */
  422. current_bd->addr = 0x0;
  423. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  424. ZYNQ_GEM_TXBUF_LAST_MASK|
  425. ZYNQ_GEM_TXBUF_USED_MASK;
  426. /* setup BD */
  427. writel((ulong)priv->tx_bd, &regs->txqbase);
  428. addr = (ulong) ptr;
  429. addr &= ~(ARCH_DMA_MINALIGN - 1);
  430. size = roundup(len, ARCH_DMA_MINALIGN);
  431. flush_dcache_range(addr, addr + size);
  432. addr = (ulong)priv->rxbuffers;
  433. addr &= ~(ARCH_DMA_MINALIGN - 1);
  434. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  435. flush_dcache_range(addr, addr + size);
  436. barrier();
  437. /* Start transmit */
  438. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  439. /* Read TX BD status */
  440. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  441. printf("TX buffers exhausted in mid frame\n");
  442. return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
  443. true, 20000, true);
  444. }
  445. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  446. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  447. {
  448. int frame_len;
  449. u32 addr;
  450. struct zynq_gem_priv *priv = dev_get_priv(dev);
  451. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  452. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  453. return -1;
  454. if (!(current_bd->status &
  455. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  456. printf("GEM: SOF or EOF not set for last buffer received!\n");
  457. return -1;
  458. }
  459. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  460. if (!frame_len) {
  461. printf("%s: Zero size packet?\n", __func__);
  462. return -1;
  463. }
  464. addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  465. addr &= ~(ARCH_DMA_MINALIGN - 1);
  466. *packetp = (uchar *)(uintptr_t)addr;
  467. return frame_len;
  468. }
  469. static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
  470. {
  471. struct zynq_gem_priv *priv = dev_get_priv(dev);
  472. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  473. struct emac_bd *first_bd;
  474. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
  475. priv->rx_first_buf = priv->rxbd_current;
  476. } else {
  477. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  478. current_bd->status = 0xF0000000; /* FIXME */
  479. }
  480. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  481. first_bd = &priv->rx_bd[priv->rx_first_buf];
  482. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  483. first_bd->status = 0xF0000000;
  484. }
  485. if ((++priv->rxbd_current) >= RX_BUF)
  486. priv->rxbd_current = 0;
  487. return 0;
  488. }
  489. static void zynq_gem_halt(struct udevice *dev)
  490. {
  491. struct zynq_gem_priv *priv = dev_get_priv(dev);
  492. struct zynq_gem_regs *regs = priv->iobase;
  493. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  494. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  495. }
  496. __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
  497. {
  498. return -ENOSYS;
  499. }
  500. static int zynq_gem_read_rom_mac(struct udevice *dev)
  501. {
  502. struct eth_pdata *pdata = dev_get_platdata(dev);
  503. if (!pdata)
  504. return -ENOSYS;
  505. return zynq_board_read_rom_ethaddr(pdata->enetaddr);
  506. }
  507. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  508. int devad, int reg)
  509. {
  510. struct zynq_gem_priv *priv = bus->priv;
  511. int ret;
  512. u16 val = 0;
  513. ret = phyread(priv, addr, reg, &val);
  514. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  515. return val;
  516. }
  517. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  518. int reg, u16 value)
  519. {
  520. struct zynq_gem_priv *priv = bus->priv;
  521. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  522. return phywrite(priv, addr, reg, value);
  523. }
  524. static int zynq_gem_probe(struct udevice *dev)
  525. {
  526. void *bd_space;
  527. struct zynq_gem_priv *priv = dev_get_priv(dev);
  528. int ret;
  529. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  530. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  531. if (!priv->rxbuffers)
  532. return -ENOMEM;
  533. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  534. /* Align bd_space to MMU_SECTION_SHIFT */
  535. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  536. if (!bd_space)
  537. return -ENOMEM;
  538. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  539. BD_SPACE, DCACHE_OFF);
  540. /* Initialize the bd spaces for tx and rx bd's */
  541. priv->tx_bd = (struct emac_bd *)bd_space;
  542. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  543. ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
  544. if (ret < 0) {
  545. dev_err(dev, "failed to get clock\n");
  546. return -EINVAL;
  547. }
  548. priv->bus = mdio_alloc();
  549. priv->bus->read = zynq_gem_miiphy_read;
  550. priv->bus->write = zynq_gem_miiphy_write;
  551. priv->bus->priv = priv;
  552. ret = mdio_register_seq(priv->bus, dev->seq);
  553. if (ret)
  554. return ret;
  555. return zynq_phy_init(dev);
  556. }
  557. static int zynq_gem_remove(struct udevice *dev)
  558. {
  559. struct zynq_gem_priv *priv = dev_get_priv(dev);
  560. free(priv->phydev);
  561. mdio_unregister(priv->bus);
  562. mdio_free(priv->bus);
  563. return 0;
  564. }
  565. static const struct eth_ops zynq_gem_ops = {
  566. .start = zynq_gem_init,
  567. .send = zynq_gem_send,
  568. .recv = zynq_gem_recv,
  569. .free_pkt = zynq_gem_free_pkt,
  570. .stop = zynq_gem_halt,
  571. .write_hwaddr = zynq_gem_setup_mac,
  572. .read_rom_hwaddr = zynq_gem_read_rom_mac,
  573. };
  574. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  575. {
  576. struct eth_pdata *pdata = dev_get_platdata(dev);
  577. struct zynq_gem_priv *priv = dev_get_priv(dev);
  578. struct ofnode_phandle_args phandle_args;
  579. const char *phy_mode;
  580. pdata->iobase = (phys_addr_t)dev_read_addr(dev);
  581. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  582. /* Hardcode for now */
  583. priv->phyaddr = -1;
  584. if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
  585. &phandle_args)) {
  586. debug("phy-handle does exist %s\n", dev->name);
  587. priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
  588. "reg", -1);
  589. priv->phy_of_node = phandle_args.node;
  590. priv->max_speed = ofnode_read_u32_default(phandle_args.node,
  591. "max-speed",
  592. SPEED_1000);
  593. }
  594. phy_mode = dev_read_prop(dev, "phy-mode", NULL);
  595. if (phy_mode)
  596. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  597. if (pdata->phy_interface == -1) {
  598. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  599. return -EINVAL;
  600. }
  601. priv->interface = pdata->phy_interface;
  602. priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
  603. printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
  604. priv->phyaddr, phy_string_for_interface(priv->interface));
  605. return 0;
  606. }
  607. static const struct udevice_id zynq_gem_ids[] = {
  608. { .compatible = "cdns,zynqmp-gem" },
  609. { .compatible = "cdns,zynq-gem" },
  610. { .compatible = "cdns,gem" },
  611. { }
  612. };
  613. U_BOOT_DRIVER(zynq_gem) = {
  614. .name = "zynq_gem",
  615. .id = UCLASS_ETH,
  616. .of_match = zynq_gem_ids,
  617. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  618. .probe = zynq_gem_probe,
  619. .remove = zynq_gem_remove,
  620. .ops = &zynq_gem_ops,
  621. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  622. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  623. };