ravb.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * drivers/net/ravb.c
  4. * This file is driver for Renesas Ethernet AVB.
  5. *
  6. * Copyright (C) 2015-2017 Renesas Electronics Corporation
  7. *
  8. * Based on the SuperH Ethernet driver.
  9. */
  10. #include <common.h>
  11. #include <clk.h>
  12. #include <dm.h>
  13. #include <errno.h>
  14. #include <miiphy.h>
  15. #include <malloc.h>
  16. #include <linux/mii.h>
  17. #include <wait_bit.h>
  18. #include <asm/io.h>
  19. #include <asm/gpio.h>
  20. /* Registers */
  21. #define RAVB_REG_CCC 0x000
  22. #define RAVB_REG_DBAT 0x004
  23. #define RAVB_REG_CSR 0x00C
  24. #define RAVB_REG_APSR 0x08C
  25. #define RAVB_REG_RCR 0x090
  26. #define RAVB_REG_TGC 0x300
  27. #define RAVB_REG_TCCR 0x304
  28. #define RAVB_REG_RIC0 0x360
  29. #define RAVB_REG_RIC1 0x368
  30. #define RAVB_REG_RIC2 0x370
  31. #define RAVB_REG_TIC 0x378
  32. #define RAVB_REG_ECMR 0x500
  33. #define RAVB_REG_RFLR 0x508
  34. #define RAVB_REG_ECSIPR 0x518
  35. #define RAVB_REG_PIR 0x520
  36. #define RAVB_REG_GECMR 0x5b0
  37. #define RAVB_REG_MAHR 0x5c0
  38. #define RAVB_REG_MALR 0x5c8
  39. #define CCC_OPC_CONFIG BIT(0)
  40. #define CCC_OPC_OPERATION BIT(1)
  41. #define CCC_BOC BIT(20)
  42. #define CSR_OPS 0x0000000F
  43. #define CSR_OPS_CONFIG BIT(1)
  44. #define TCCR_TSRQ0 BIT(0)
  45. #define RFLR_RFL_MIN 0x05EE
  46. #define PIR_MDI BIT(3)
  47. #define PIR_MDO BIT(2)
  48. #define PIR_MMD BIT(1)
  49. #define PIR_MDC BIT(0)
  50. #define ECMR_TRCCM BIT(26)
  51. #define ECMR_RZPF BIT(20)
  52. #define ECMR_PFR BIT(18)
  53. #define ECMR_RXF BIT(17)
  54. #define ECMR_RE BIT(6)
  55. #define ECMR_TE BIT(5)
  56. #define ECMR_DM BIT(1)
  57. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
  58. /* DMA Descriptors */
  59. #define RAVB_NUM_BASE_DESC 16
  60. #define RAVB_NUM_TX_DESC 8
  61. #define RAVB_NUM_RX_DESC 8
  62. #define RAVB_TX_QUEUE_OFFSET 0
  63. #define RAVB_RX_QUEUE_OFFSET 4
  64. #define RAVB_DESC_DT(n) ((n) << 28)
  65. #define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
  66. #define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
  67. #define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
  68. #define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
  69. #define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
  70. #define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
  71. #define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
  72. #define RAVB_DESC_DS_MASK 0xfff
  73. #define RAVB_RX_DESC_MSC_MC BIT(23)
  74. #define RAVB_RX_DESC_MSC_CEEF BIT(22)
  75. #define RAVB_RX_DESC_MSC_CRL BIT(21)
  76. #define RAVB_RX_DESC_MSC_FRE BIT(20)
  77. #define RAVB_RX_DESC_MSC_RTLF BIT(19)
  78. #define RAVB_RX_DESC_MSC_RTSF BIT(18)
  79. #define RAVB_RX_DESC_MSC_RFE BIT(17)
  80. #define RAVB_RX_DESC_MSC_CRC BIT(16)
  81. #define RAVB_RX_DESC_MSC_MASK (0xff << 16)
  82. #define RAVB_RX_DESC_MSC_RX_ERR_MASK \
  83. (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
  84. RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
  85. #define RAVB_TX_TIMEOUT_MS 1000
  86. struct ravb_desc {
  87. u32 ctrl;
  88. u32 dptr;
  89. };
  90. struct ravb_rxdesc {
  91. struct ravb_desc data;
  92. struct ravb_desc link;
  93. u8 __pad[48];
  94. u8 packet[PKTSIZE_ALIGN];
  95. };
  96. struct ravb_priv {
  97. struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
  98. struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
  99. struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
  100. u32 rx_desc_idx;
  101. u32 tx_desc_idx;
  102. struct phy_device *phydev;
  103. struct mii_dev *bus;
  104. void __iomem *iobase;
  105. struct clk clk;
  106. struct gpio_desc reset_gpio;
  107. };
  108. static inline void ravb_flush_dcache(u32 addr, u32 len)
  109. {
  110. flush_dcache_range(addr, addr + len);
  111. }
  112. static inline void ravb_invalidate_dcache(u32 addr, u32 len)
  113. {
  114. u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
  115. u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
  116. invalidate_dcache_range(start, end);
  117. }
  118. static int ravb_send(struct udevice *dev, void *packet, int len)
  119. {
  120. struct ravb_priv *eth = dev_get_priv(dev);
  121. struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
  122. unsigned int start;
  123. /* Update TX descriptor */
  124. ravb_flush_dcache((uintptr_t)packet, len);
  125. memset(desc, 0x0, sizeof(*desc));
  126. desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
  127. desc->dptr = (uintptr_t)packet;
  128. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  129. /* Restart the transmitter if disabled */
  130. if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
  131. setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
  132. /* Wait until packet is transmitted */
  133. start = get_timer(0);
  134. while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
  135. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  136. if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
  137. break;
  138. udelay(10);
  139. };
  140. if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
  141. return -ETIMEDOUT;
  142. eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
  143. return 0;
  144. }
  145. static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
  146. {
  147. struct ravb_priv *eth = dev_get_priv(dev);
  148. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  149. int len;
  150. u8 *packet;
  151. /* Check if the rx descriptor is ready */
  152. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  153. if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
  154. return -EAGAIN;
  155. /* Check for errors */
  156. if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK) {
  157. desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
  158. return -EAGAIN;
  159. }
  160. len = desc->data.ctrl & RAVB_DESC_DS_MASK;
  161. packet = (u8 *)(uintptr_t)desc->data.dptr;
  162. ravb_invalidate_dcache((uintptr_t)packet, len);
  163. *packetp = packet;
  164. return len;
  165. }
  166. static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
  167. {
  168. struct ravb_priv *eth = dev_get_priv(dev);
  169. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  170. /* Make current descriptor available again */
  171. desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
  172. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  173. /* Point to the next descriptor */
  174. eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
  175. desc = &eth->rx_desc[eth->rx_desc_idx];
  176. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  177. return 0;
  178. }
  179. static int ravb_reset(struct udevice *dev)
  180. {
  181. struct ravb_priv *eth = dev_get_priv(dev);
  182. /* Set config mode */
  183. writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
  184. /* Check the operating mode is changed to the config mode. */
  185. return wait_for_bit_le32(eth->iobase + RAVB_REG_CSR,
  186. CSR_OPS_CONFIG, true, 100, true);
  187. }
  188. static void ravb_base_desc_init(struct ravb_priv *eth)
  189. {
  190. const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
  191. int i;
  192. /* Initialize all descriptors */
  193. memset(eth->base_desc, 0x0, desc_size);
  194. for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
  195. eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
  196. ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
  197. /* Register the descriptor base address table */
  198. writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
  199. }
  200. static void ravb_tx_desc_init(struct ravb_priv *eth)
  201. {
  202. const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
  203. int i;
  204. /* Initialize all descriptors */
  205. memset(eth->tx_desc, 0x0, desc_size);
  206. eth->tx_desc_idx = 0;
  207. for (i = 0; i < RAVB_NUM_TX_DESC; i++)
  208. eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
  209. /* Mark the end of the descriptors */
  210. eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
  211. eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
  212. ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
  213. /* Point the controller to the TX descriptor list. */
  214. eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  215. eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
  216. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
  217. sizeof(struct ravb_desc));
  218. }
  219. static void ravb_rx_desc_init(struct ravb_priv *eth)
  220. {
  221. const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
  222. int i;
  223. /* Initialize all descriptors */
  224. memset(eth->rx_desc, 0x0, desc_size);
  225. eth->rx_desc_idx = 0;
  226. for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
  227. eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
  228. RAVB_DESC_DS(PKTSIZE_ALIGN);
  229. eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
  230. eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
  231. eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
  232. }
  233. /* Mark the end of the descriptors */
  234. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
  235. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
  236. ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
  237. /* Point the controller to the rx descriptor list */
  238. eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  239. eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
  240. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
  241. sizeof(struct ravb_desc));
  242. }
  243. static int ravb_phy_config(struct udevice *dev)
  244. {
  245. struct ravb_priv *eth = dev_get_priv(dev);
  246. struct eth_pdata *pdata = dev_get_platdata(dev);
  247. struct phy_device *phydev;
  248. int mask = 0xffffffff, reg;
  249. if (dm_gpio_is_valid(&eth->reset_gpio)) {
  250. dm_gpio_set_value(&eth->reset_gpio, 1);
  251. mdelay(20);
  252. dm_gpio_set_value(&eth->reset_gpio, 0);
  253. mdelay(1);
  254. }
  255. phydev = phy_find_by_mask(eth->bus, mask, pdata->phy_interface);
  256. if (!phydev)
  257. return -ENODEV;
  258. phy_connect_dev(phydev, dev);
  259. eth->phydev = phydev;
  260. phydev->supported &= SUPPORTED_100baseT_Full |
  261. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg |
  262. SUPPORTED_TP | SUPPORTED_MII | SUPPORTED_Pause |
  263. SUPPORTED_Asym_Pause;
  264. if (pdata->max_speed != 1000) {
  265. phydev->supported &= ~SUPPORTED_1000baseT_Full;
  266. reg = phy_read(phydev, -1, MII_CTRL1000);
  267. reg &= ~(BIT(9) | BIT(8));
  268. phy_write(phydev, -1, MII_CTRL1000, reg);
  269. }
  270. phy_config(phydev);
  271. return 0;
  272. }
  273. /* Set Mac address */
  274. static int ravb_write_hwaddr(struct udevice *dev)
  275. {
  276. struct ravb_priv *eth = dev_get_priv(dev);
  277. struct eth_pdata *pdata = dev_get_platdata(dev);
  278. unsigned char *mac = pdata->enetaddr;
  279. writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
  280. eth->iobase + RAVB_REG_MAHR);
  281. writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
  282. return 0;
  283. }
  284. /* E-MAC init function */
  285. static int ravb_mac_init(struct ravb_priv *eth)
  286. {
  287. /* Disable MAC Interrupt */
  288. writel(0, eth->iobase + RAVB_REG_ECSIPR);
  289. /* Recv frame limit set register */
  290. writel(RFLR_RFL_MIN, eth->iobase + RAVB_REG_RFLR);
  291. return 0;
  292. }
  293. /* AVB-DMAC init function */
  294. static int ravb_dmac_init(struct udevice *dev)
  295. {
  296. struct ravb_priv *eth = dev_get_priv(dev);
  297. struct eth_pdata *pdata = dev_get_platdata(dev);
  298. int ret = 0;
  299. /* Set CONFIG mode */
  300. ret = ravb_reset(dev);
  301. if (ret)
  302. return ret;
  303. /* Disable all interrupts */
  304. writel(0, eth->iobase + RAVB_REG_RIC0);
  305. writel(0, eth->iobase + RAVB_REG_RIC1);
  306. writel(0, eth->iobase + RAVB_REG_RIC2);
  307. writel(0, eth->iobase + RAVB_REG_TIC);
  308. /* Set little endian */
  309. clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
  310. /* AVB rx set */
  311. writel(0x18000001, eth->iobase + RAVB_REG_RCR);
  312. /* FIFO size set */
  313. writel(0x00222210, eth->iobase + RAVB_REG_TGC);
  314. /* Delay CLK: 2ns */
  315. if (pdata->max_speed == 1000)
  316. writel(BIT(14), eth->iobase + RAVB_REG_APSR);
  317. return 0;
  318. }
  319. static int ravb_config(struct udevice *dev)
  320. {
  321. struct ravb_priv *eth = dev_get_priv(dev);
  322. struct phy_device *phy = eth->phydev;
  323. u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
  324. int ret;
  325. /* Configure AVB-DMAC register */
  326. ravb_dmac_init(dev);
  327. /* Configure E-MAC registers */
  328. ravb_mac_init(eth);
  329. ravb_write_hwaddr(dev);
  330. ret = phy_startup(phy);
  331. if (ret)
  332. return ret;
  333. /* Set the transfer speed */
  334. if (phy->speed == 100)
  335. writel(0, eth->iobase + RAVB_REG_GECMR);
  336. else if (phy->speed == 1000)
  337. writel(1, eth->iobase + RAVB_REG_GECMR);
  338. /* Check if full duplex mode is supported by the phy */
  339. if (phy->duplex)
  340. mask |= ECMR_DM;
  341. writel(mask, eth->iobase + RAVB_REG_ECMR);
  342. phy->drv->writeext(phy, -1, 0x02, 0x08, (0x0f << 5) | 0x19);
  343. return 0;
  344. }
  345. static int ravb_start(struct udevice *dev)
  346. {
  347. struct ravb_priv *eth = dev_get_priv(dev);
  348. int ret;
  349. ret = ravb_reset(dev);
  350. if (ret)
  351. return ret;
  352. ravb_base_desc_init(eth);
  353. ravb_tx_desc_init(eth);
  354. ravb_rx_desc_init(eth);
  355. ret = ravb_config(dev);
  356. if (ret)
  357. return ret;
  358. /* Setting the control will start the AVB-DMAC process. */
  359. writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
  360. return 0;
  361. }
  362. static void ravb_stop(struct udevice *dev)
  363. {
  364. struct ravb_priv *eth = dev_get_priv(dev);
  365. phy_shutdown(eth->phydev);
  366. ravb_reset(dev);
  367. }
  368. static int ravb_probe(struct udevice *dev)
  369. {
  370. struct eth_pdata *pdata = dev_get_platdata(dev);
  371. struct ravb_priv *eth = dev_get_priv(dev);
  372. struct ofnode_phandle_args phandle_args;
  373. struct mii_dev *mdiodev;
  374. void __iomem *iobase;
  375. int ret;
  376. iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
  377. eth->iobase = iobase;
  378. ret = clk_get_by_index(dev, 0, &eth->clk);
  379. if (ret < 0)
  380. goto err_mdio_alloc;
  381. ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0, &phandle_args);
  382. if (!ret) {
  383. gpio_request_by_name_nodev(phandle_args.node, "reset-gpios", 0,
  384. &eth->reset_gpio, GPIOD_IS_OUT);
  385. }
  386. if (!dm_gpio_is_valid(&eth->reset_gpio)) {
  387. gpio_request_by_name(dev, "reset-gpios", 0, &eth->reset_gpio,
  388. GPIOD_IS_OUT);
  389. }
  390. mdiodev = mdio_alloc();
  391. if (!mdiodev) {
  392. ret = -ENOMEM;
  393. goto err_mdio_alloc;
  394. }
  395. mdiodev->read = bb_miiphy_read;
  396. mdiodev->write = bb_miiphy_write;
  397. bb_miiphy_buses[0].priv = eth;
  398. snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
  399. ret = mdio_register(mdiodev);
  400. if (ret < 0)
  401. goto err_mdio_register;
  402. eth->bus = miiphy_get_dev_by_name(dev->name);
  403. /* Bring up PHY */
  404. ret = clk_enable(&eth->clk);
  405. if (ret)
  406. goto err_mdio_register;
  407. ret = ravb_reset(dev);
  408. if (ret)
  409. goto err_mdio_reset;
  410. ret = ravb_phy_config(dev);
  411. if (ret)
  412. goto err_mdio_reset;
  413. return 0;
  414. err_mdio_reset:
  415. clk_disable(&eth->clk);
  416. err_mdio_register:
  417. mdio_free(mdiodev);
  418. err_mdio_alloc:
  419. unmap_physmem(eth->iobase, MAP_NOCACHE);
  420. return ret;
  421. }
  422. static int ravb_remove(struct udevice *dev)
  423. {
  424. struct ravb_priv *eth = dev_get_priv(dev);
  425. clk_disable(&eth->clk);
  426. free(eth->phydev);
  427. mdio_unregister(eth->bus);
  428. mdio_free(eth->bus);
  429. if (dm_gpio_is_valid(&eth->reset_gpio))
  430. dm_gpio_free(dev, &eth->reset_gpio);
  431. unmap_physmem(eth->iobase, MAP_NOCACHE);
  432. return 0;
  433. }
  434. int ravb_bb_init(struct bb_miiphy_bus *bus)
  435. {
  436. return 0;
  437. }
  438. int ravb_bb_mdio_active(struct bb_miiphy_bus *bus)
  439. {
  440. struct ravb_priv *eth = bus->priv;
  441. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  442. return 0;
  443. }
  444. int ravb_bb_mdio_tristate(struct bb_miiphy_bus *bus)
  445. {
  446. struct ravb_priv *eth = bus->priv;
  447. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  448. return 0;
  449. }
  450. int ravb_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
  451. {
  452. struct ravb_priv *eth = bus->priv;
  453. if (v)
  454. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  455. else
  456. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  457. return 0;
  458. }
  459. int ravb_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
  460. {
  461. struct ravb_priv *eth = bus->priv;
  462. *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
  463. return 0;
  464. }
  465. int ravb_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
  466. {
  467. struct ravb_priv *eth = bus->priv;
  468. if (v)
  469. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  470. else
  471. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  472. return 0;
  473. }
  474. int ravb_bb_delay(struct bb_miiphy_bus *bus)
  475. {
  476. udelay(10);
  477. return 0;
  478. }
  479. struct bb_miiphy_bus bb_miiphy_buses[] = {
  480. {
  481. .name = "ravb",
  482. .init = ravb_bb_init,
  483. .mdio_active = ravb_bb_mdio_active,
  484. .mdio_tristate = ravb_bb_mdio_tristate,
  485. .set_mdio = ravb_bb_set_mdio,
  486. .get_mdio = ravb_bb_get_mdio,
  487. .set_mdc = ravb_bb_set_mdc,
  488. .delay = ravb_bb_delay,
  489. },
  490. };
  491. int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
  492. static const struct eth_ops ravb_ops = {
  493. .start = ravb_start,
  494. .send = ravb_send,
  495. .recv = ravb_recv,
  496. .free_pkt = ravb_free_pkt,
  497. .stop = ravb_stop,
  498. .write_hwaddr = ravb_write_hwaddr,
  499. };
  500. int ravb_ofdata_to_platdata(struct udevice *dev)
  501. {
  502. struct eth_pdata *pdata = dev_get_platdata(dev);
  503. const char *phy_mode;
  504. const fdt32_t *cell;
  505. int ret = 0;
  506. pdata->iobase = devfdt_get_addr(dev);
  507. pdata->phy_interface = -1;
  508. phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
  509. NULL);
  510. if (phy_mode)
  511. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  512. if (pdata->phy_interface == -1) {
  513. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  514. return -EINVAL;
  515. }
  516. pdata->max_speed = 1000;
  517. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "max-speed", NULL);
  518. if (cell)
  519. pdata->max_speed = fdt32_to_cpu(*cell);
  520. sprintf(bb_miiphy_buses[0].name, dev->name);
  521. return ret;
  522. }
  523. static const struct udevice_id ravb_ids[] = {
  524. { .compatible = "renesas,etheravb-r8a7795" },
  525. { .compatible = "renesas,etheravb-r8a7796" },
  526. { .compatible = "renesas,etheravb-r8a77965" },
  527. { .compatible = "renesas,etheravb-r8a77970" },
  528. { .compatible = "renesas,etheravb-r8a77990" },
  529. { .compatible = "renesas,etheravb-r8a77995" },
  530. { .compatible = "renesas,etheravb-rcar-gen3" },
  531. { }
  532. };
  533. U_BOOT_DRIVER(eth_ravb) = {
  534. .name = "ravb",
  535. .id = UCLASS_ETH,
  536. .of_match = ravb_ids,
  537. .ofdata_to_platdata = ravb_ofdata_to_platdata,
  538. .probe = ravb_probe,
  539. .remove = ravb_remove,
  540. .ops = &ravb_ops,
  541. .priv_auto_alloc_size = sizeof(struct ravb_priv),
  542. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  543. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  544. };