pic32_eth.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (c) 2015 Purna Chandra Mandal <purna.mandal@microchip.com>
  4. *
  5. */
  6. #ifndef __MICROCHIP_PIC32_ETH_H_
  7. #define __MICROCHIP_PIC32_ETH_H_
  8. #include <mach/pic32.h>
  9. /* Ethernet */
  10. struct pic32_ectl_regs {
  11. struct pic32_reg_atomic con1; /* 0x00 */
  12. struct pic32_reg_atomic con2; /* 0x10 */
  13. struct pic32_reg_atomic txst; /* 0x20 */
  14. struct pic32_reg_atomic rxst; /* 0x30 */
  15. struct pic32_reg_atomic ht0; /* 0x40 */
  16. struct pic32_reg_atomic ht1; /* 0x50 */
  17. struct pic32_reg_atomic pmm0; /* 0x60 */
  18. struct pic32_reg_atomic pmm1; /* 0x70 */
  19. struct pic32_reg_atomic pmcs; /* 0x80 */
  20. struct pic32_reg_atomic pmo; /* 0x90 */
  21. struct pic32_reg_atomic rxfc; /* 0xa0 */
  22. struct pic32_reg_atomic rxwm; /* 0xb0 */
  23. struct pic32_reg_atomic ien; /* 0xc0 */
  24. struct pic32_reg_atomic irq; /* 0xd0 */
  25. struct pic32_reg_atomic stat; /* 0xe0 */
  26. };
  27. struct pic32_mii_regs {
  28. struct pic32_reg_atomic mcfg; /* 0x280 */
  29. struct pic32_reg_atomic mcmd; /* 0x290 */
  30. struct pic32_reg_atomic madr; /* 0x2a0 */
  31. struct pic32_reg_atomic mwtd; /* 0x2b0 */
  32. struct pic32_reg_atomic mrdd; /* 0x2c0 */
  33. struct pic32_reg_atomic mind; /* 0x2d0 */
  34. };
  35. struct pic32_emac_regs {
  36. struct pic32_reg_atomic cfg1; /* 0x200*/
  37. struct pic32_reg_atomic cfg2; /* 0x210*/
  38. struct pic32_reg_atomic ipgt; /* 0x220*/
  39. struct pic32_reg_atomic ipgr; /* 0x230*/
  40. struct pic32_reg_atomic clrt; /* 0x240*/
  41. struct pic32_reg_atomic maxf; /* 0x250*/
  42. struct pic32_reg_atomic supp; /* 0x260*/
  43. struct pic32_reg_atomic test; /* 0x270*/
  44. struct pic32_mii_regs mii; /* 0x280 - 0x2d0 */
  45. struct pic32_reg_atomic res1; /* 0x2e0 */
  46. struct pic32_reg_atomic res2; /* 0x2f0 */
  47. struct pic32_reg_atomic sa0; /* 0x300 */
  48. struct pic32_reg_atomic sa1; /* 0x310 */
  49. struct pic32_reg_atomic sa2; /* 0x320 */
  50. };
  51. /* ETHCON1 Reg field */
  52. #define ETHCON_BUFCDEC BIT(0)
  53. #define ETHCON_RXEN BIT(8)
  54. #define ETHCON_TXRTS BIT(9)
  55. #define ETHCON_ON BIT(15)
  56. /* ETHCON2 Reg field */
  57. #define ETHCON_RXBUFSZ 0x7f
  58. #define ETHCON_RXBUFSZ_SHFT 0x4
  59. /* ETHSTAT Reg field */
  60. #define ETHSTAT_BUSY BIT(7)
  61. #define ETHSTAT_BUFCNT 0x00ff0000
  62. /* ETHRXFC Register fields */
  63. #define ETHRXFC_BCEN BIT(0)
  64. #define ETHRXFC_MCEN BIT(1)
  65. #define ETHRXFC_UCEN BIT(3)
  66. #define ETHRXFC_RUNTEN BIT(4)
  67. #define ETHRXFC_CRCOKEN BIT(5)
  68. /* EMAC1CFG1 register offset */
  69. #define PIC32_EMAC1CFG1 0x0200
  70. /* EMAC1CFG1 register fields */
  71. #define EMAC_RXENABLE BIT(0)
  72. #define EMAC_RXPAUSE BIT(2)
  73. #define EMAC_TXPAUSE BIT(3)
  74. #define EMAC_SOFTRESET BIT(15)
  75. /* EMAC1CFG2 register fields */
  76. #define EMAC_FULLDUP BIT(0)
  77. #define EMAC_LENGTHCK BIT(1)
  78. #define EMAC_CRCENABLE BIT(4)
  79. #define EMAC_PADENABLE BIT(5)
  80. #define EMAC_AUTOPAD BIT(7)
  81. #define EMAC_EXCESS BIT(14)
  82. /* EMAC1IPGT register magic */
  83. #define FULLDUP_GAP_TIME 0x15
  84. #define HALFDUP_GAP_TIME 0x12
  85. /* EMAC1SUPP register fields */
  86. #define EMAC_RMII_SPD100 BIT(8)
  87. #define EMAC_RMII_RESET BIT(11)
  88. /* MII Management Configuration Register */
  89. #define MIIMCFG_RSTMGMT BIT(15)
  90. #define MIIMCFG_CLKSEL_DIV40 0x0020 /* 100Mhz / 40 */
  91. /* MII Management Command Register */
  92. #define MIIMCMD_READ BIT(0)
  93. #define MIIMCMD_SCAN BIT(1)
  94. /* MII Management Address Register */
  95. #define MIIMADD_REGADDR 0x1f
  96. #define MIIMADD_REGADDR_SHIFT 0
  97. #define MIIMADD_PHYADDR_SHIFT 8
  98. /* MII Management Indicator Register */
  99. #define MIIMIND_BUSY BIT(0)
  100. #define MIIMIND_NOTVALID BIT(2)
  101. #define MIIMIND_LINKFAIL BIT(3)
  102. /* Packet Descriptor */
  103. /* Received Packet Status */
  104. #define _RSV1_PKT_CSUM 0xffff
  105. #define _RSV2_CRC_ERR BIT(20)
  106. #define _RSV2_LEN_ERR BIT(21)
  107. #define _RSV2_RX_OK BIT(23)
  108. #define _RSV2_RX_COUNT 0xffff
  109. #define RSV_RX_CSUM(__rsv1) ((__rsv1) & _RSV1_PKT_CSUM)
  110. #define RSV_RX_COUNT(__rsv2) ((__rsv2) & _RSV2_RX_COUNT)
  111. #define RSV_RX_OK(__rsv2) ((__rsv2) & _RSV2_RX_OK)
  112. #define RSV_CRC_ERR(__rsv2) ((__rsv2) & _RSV2_CRC_ERR)
  113. /* Ethernet Hardware Descriptor Header bits */
  114. #define EDH_EOWN BIT(7)
  115. #define EDH_NPV BIT(8)
  116. #define EDH_STICKY BIT(9)
  117. #define _EDH_BCOUNT 0x07ff0000
  118. #define EDH_EOP BIT(30)
  119. #define EDH_SOP BIT(31)
  120. #define EDH_BCOUNT_SHIFT 16
  121. #define EDH_BCOUNT(len) ((len) << EDH_BCOUNT_SHIFT)
  122. /* Ethernet Hardware Descriptors
  123. * ref: PIC32 Family Reference Manual Table 35-7
  124. * This structure represents the layout of the DMA
  125. * memory shared between the CPU and the Ethernet
  126. * controller.
  127. */
  128. /* TX/RX DMA descriptor */
  129. struct eth_dma_desc {
  130. u32 hdr; /* header */
  131. u32 data_buff; /* data buffer address */
  132. u32 stat1; /* transmit/receive packet status */
  133. u32 stat2; /* transmit/receive packet status */
  134. u32 next_ed; /* next descriptor */
  135. };
  136. #define PIC32_MDIO_NAME "PIC32_EMAC"
  137. int pic32_mdio_init(const char *name, ulong ioaddr);
  138. #endif /* __MICROCHIP_PIC32_ETH_H_*/