ls1088a.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2017 NXP
  4. */
  5. #include <common.h>
  6. #include <phy.h>
  7. #include <fsl-mc/ldpaa_wriop.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/fsl_serdes.h>
  10. #include <asm/arch/soc.h>
  11. u32 dpmac_to_devdisr[] = {
  12. [WRIOP1_DPMAC1] = FSL_CHASSIS3_DEVDISR2_DPMAC1,
  13. [WRIOP1_DPMAC2] = FSL_CHASSIS3_DEVDISR2_DPMAC2,
  14. [WRIOP1_DPMAC3] = FSL_CHASSIS3_DEVDISR2_DPMAC3,
  15. [WRIOP1_DPMAC4] = FSL_CHASSIS3_DEVDISR2_DPMAC4,
  16. [WRIOP1_DPMAC5] = FSL_CHASSIS3_DEVDISR2_DPMAC5,
  17. [WRIOP1_DPMAC6] = FSL_CHASSIS3_DEVDISR2_DPMAC6,
  18. [WRIOP1_DPMAC7] = FSL_CHASSIS3_DEVDISR2_DPMAC7,
  19. [WRIOP1_DPMAC8] = FSL_CHASSIS3_DEVDISR2_DPMAC8,
  20. [WRIOP1_DPMAC9] = FSL_CHASSIS3_DEVDISR2_DPMAC9,
  21. [WRIOP1_DPMAC10] = FSL_CHASSIS3_DEVDISR2_DPMAC10,
  22. };
  23. static int is_device_disabled(int dpmac_id)
  24. {
  25. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  26. u32 devdisr2 = in_le32(&gur->devdisr2);
  27. return dpmac_to_devdisr[dpmac_id] & devdisr2;
  28. }
  29. void wriop_dpmac_disable(int dpmac_id)
  30. {
  31. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  32. setbits_le32(&gur->devdisr2, dpmac_to_devdisr[dpmac_id]);
  33. }
  34. void wriop_dpmac_enable(int dpmac_id)
  35. {
  36. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  37. clrbits_le32(&gur->devdisr2, dpmac_to_devdisr[dpmac_id]);
  38. }
  39. phy_interface_t wriop_dpmac_enet_if(int dpmac_id, int lane_prtcl)
  40. {
  41. enum srds_prtcl;
  42. if (is_device_disabled(dpmac_id + 1))
  43. return PHY_INTERFACE_MODE_NONE;
  44. switch (lane_prtcl) {
  45. case SGMII1:
  46. case SGMII2:
  47. case SGMII3:
  48. case SGMII7:
  49. return PHY_INTERFACE_MODE_SGMII;
  50. }
  51. if (lane_prtcl >= XFI1 && lane_prtcl <= XFI2)
  52. return PHY_INTERFACE_MODE_XGMII;
  53. if (lane_prtcl >= QSGMII_A && lane_prtcl <= QSGMII_B)
  54. return PHY_INTERFACE_MODE_QSGMII;
  55. return PHY_INTERFACE_MODE_NONE;
  56. }
  57. void wriop_init_dpmac_qsgmii(int sd, int lane_prtcl)
  58. {
  59. switch (lane_prtcl) {
  60. case QSGMII_A:
  61. wriop_init_dpmac(sd, 3, (int)lane_prtcl);
  62. wriop_init_dpmac(sd, 4, (int)lane_prtcl);
  63. wriop_init_dpmac(sd, 5, (int)lane_prtcl);
  64. wriop_init_dpmac(sd, 6, (int)lane_prtcl);
  65. break;
  66. case QSGMII_B:
  67. wriop_init_dpmac(sd, 7, (int)lane_prtcl);
  68. wriop_init_dpmac(sd, 8, (int)lane_prtcl);
  69. wriop_init_dpmac(sd, 9, (int)lane_prtcl);
  70. wriop_init_dpmac(sd, 10, (int)lane_prtcl);
  71. break;
  72. }
  73. }
  74. #ifdef CONFIG_SYS_FSL_HAS_RGMII
  75. void fsl_rgmii_init(void)
  76. {
  77. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  78. u32 ec;
  79. #ifdef CONFIG_SYS_FSL_EC1
  80. ec = gur_in32(&gur->rcwsr[FSL_CHASSIS3_EC1_REGSR - 1])
  81. & FSL_CHASSIS3_RCWSR25_EC1_PRTCL_MASK;
  82. ec >>= FSL_CHASSIS3_RCWSR25_EC1_PRTCL_SHIFT;
  83. if (!ec)
  84. wriop_init_dpmac_enet_if(4, PHY_INTERFACE_MODE_RGMII_ID);
  85. #endif
  86. #ifdef CONFIG_SYS_FSL_EC2
  87. ec = gur_in32(&gur->rcwsr[FSL_CHASSIS3_EC2_REGSR - 1])
  88. & FSL_CHASSIS3_RCWSR25_EC2_PRTCL_MASK;
  89. ec >>= FSL_CHASSIS3_RCWSR25_EC2_PRTCL_SHIFT;
  90. if (!ec)
  91. wriop_init_dpmac_enet_if(5, PHY_INTERFACE_MODE_RGMII_ID);
  92. #endif
  93. }
  94. #endif