gmac_rockchip.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  4. *
  5. * Rockchip GMAC ethernet IP driver for U-Boot
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <clk.h>
  10. #include <phy.h>
  11. #include <syscon.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/periph.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/hardware.h>
  16. #include <asm/arch/grf_rk322x.h>
  17. #include <asm/arch/grf_rk3288.h>
  18. #include <asm/arch/grf_rk3328.h>
  19. #include <asm/arch/grf_rk3368.h>
  20. #include <asm/arch/grf_rk3399.h>
  21. #include <asm/arch/grf_rv1108.h>
  22. #include <dm/pinctrl.h>
  23. #include <dt-bindings/clock/rk3288-cru.h>
  24. #include "designware.h"
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #define DELAY_ENABLE(soc, tx, rx) \
  27. (((tx) ? soc##_TXCLK_DLY_ENA_GMAC_ENABLE : soc##_TXCLK_DLY_ENA_GMAC_DISABLE) | \
  28. ((rx) ? soc##_RXCLK_DLY_ENA_GMAC_ENABLE : soc##_RXCLK_DLY_ENA_GMAC_DISABLE))
  29. /*
  30. * Platform data for the gmac
  31. *
  32. * dw_eth_pdata: Required platform data for designware driver (must be first)
  33. */
  34. struct gmac_rockchip_platdata {
  35. struct dw_eth_pdata dw_eth_pdata;
  36. bool clock_input;
  37. int tx_delay;
  38. int rx_delay;
  39. };
  40. struct rk_gmac_ops {
  41. int (*fix_mac_speed)(struct dw_eth_dev *priv);
  42. void (*set_to_rmii)(struct gmac_rockchip_platdata *pdata);
  43. void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
  44. };
  45. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  46. {
  47. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  48. const char *string;
  49. string = dev_read_string(dev, "clock_in_out");
  50. if (!strcmp(string, "input"))
  51. pdata->clock_input = true;
  52. else
  53. pdata->clock_input = false;
  54. /* Check the new naming-style first... */
  55. pdata->tx_delay = dev_read_u32_default(dev, "tx_delay", -ENOENT);
  56. pdata->rx_delay = dev_read_u32_default(dev, "rx_delay", -ENOENT);
  57. /* ... and fall back to the old naming style or default, if necessary */
  58. if (pdata->tx_delay == -ENOENT)
  59. pdata->tx_delay = dev_read_u32_default(dev, "tx-delay", 0x30);
  60. if (pdata->rx_delay == -ENOENT)
  61. pdata->rx_delay = dev_read_u32_default(dev, "rx-delay", 0x10);
  62. return designware_eth_ofdata_to_platdata(dev);
  63. }
  64. static int rk3228_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  65. {
  66. struct rk322x_grf *grf;
  67. int clk;
  68. enum {
  69. RK3228_GMAC_CLK_SEL_SHIFT = 8,
  70. RK3228_GMAC_CLK_SEL_MASK = GENMASK(9, 8),
  71. RK3228_GMAC_CLK_SEL_125M = 0 << 8,
  72. RK3228_GMAC_CLK_SEL_25M = 3 << 8,
  73. RK3228_GMAC_CLK_SEL_2_5M = 2 << 8,
  74. };
  75. switch (priv->phydev->speed) {
  76. case 10:
  77. clk = RK3228_GMAC_CLK_SEL_2_5M;
  78. break;
  79. case 100:
  80. clk = RK3228_GMAC_CLK_SEL_25M;
  81. break;
  82. case 1000:
  83. clk = RK3228_GMAC_CLK_SEL_125M;
  84. break;
  85. default:
  86. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  87. return -EINVAL;
  88. }
  89. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  90. rk_clrsetreg(&grf->mac_con[1], RK3228_GMAC_CLK_SEL_MASK, clk);
  91. return 0;
  92. }
  93. static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  94. {
  95. struct rk3288_grf *grf;
  96. int clk;
  97. switch (priv->phydev->speed) {
  98. case 10:
  99. clk = RK3288_GMAC_CLK_SEL_2_5M;
  100. break;
  101. case 100:
  102. clk = RK3288_GMAC_CLK_SEL_25M;
  103. break;
  104. case 1000:
  105. clk = RK3288_GMAC_CLK_SEL_125M;
  106. break;
  107. default:
  108. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  109. return -EINVAL;
  110. }
  111. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  112. rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
  113. return 0;
  114. }
  115. static int rk3328_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  116. {
  117. struct rk3328_grf_regs *grf;
  118. int clk;
  119. enum {
  120. RK3328_GMAC_CLK_SEL_SHIFT = 11,
  121. RK3328_GMAC_CLK_SEL_MASK = GENMASK(12, 11),
  122. RK3328_GMAC_CLK_SEL_125M = 0 << 11,
  123. RK3328_GMAC_CLK_SEL_25M = 3 << 11,
  124. RK3328_GMAC_CLK_SEL_2_5M = 2 << 11,
  125. };
  126. switch (priv->phydev->speed) {
  127. case 10:
  128. clk = RK3328_GMAC_CLK_SEL_2_5M;
  129. break;
  130. case 100:
  131. clk = RK3328_GMAC_CLK_SEL_25M;
  132. break;
  133. case 1000:
  134. clk = RK3328_GMAC_CLK_SEL_125M;
  135. break;
  136. default:
  137. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  138. return -EINVAL;
  139. }
  140. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  141. rk_clrsetreg(&grf->mac_con[1], RK3328_GMAC_CLK_SEL_MASK, clk);
  142. return 0;
  143. }
  144. static int rk3368_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  145. {
  146. struct rk3368_grf *grf;
  147. int clk;
  148. enum {
  149. RK3368_GMAC_CLK_SEL_2_5M = 2 << 4,
  150. RK3368_GMAC_CLK_SEL_25M = 3 << 4,
  151. RK3368_GMAC_CLK_SEL_125M = 0 << 4,
  152. RK3368_GMAC_CLK_SEL_MASK = GENMASK(5, 4),
  153. };
  154. switch (priv->phydev->speed) {
  155. case 10:
  156. clk = RK3368_GMAC_CLK_SEL_2_5M;
  157. break;
  158. case 100:
  159. clk = RK3368_GMAC_CLK_SEL_25M;
  160. break;
  161. case 1000:
  162. clk = RK3368_GMAC_CLK_SEL_125M;
  163. break;
  164. default:
  165. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  166. return -EINVAL;
  167. }
  168. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  169. rk_clrsetreg(&grf->soc_con15, RK3368_GMAC_CLK_SEL_MASK, clk);
  170. return 0;
  171. }
  172. static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  173. {
  174. struct rk3399_grf_regs *grf;
  175. int clk;
  176. switch (priv->phydev->speed) {
  177. case 10:
  178. clk = RK3399_GMAC_CLK_SEL_2_5M;
  179. break;
  180. case 100:
  181. clk = RK3399_GMAC_CLK_SEL_25M;
  182. break;
  183. case 1000:
  184. clk = RK3399_GMAC_CLK_SEL_125M;
  185. break;
  186. default:
  187. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  188. return -EINVAL;
  189. }
  190. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  191. rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
  192. return 0;
  193. }
  194. static int rv1108_set_rmii_speed(struct dw_eth_dev *priv)
  195. {
  196. struct rv1108_grf *grf;
  197. int clk, speed;
  198. enum {
  199. RV1108_GMAC_SPEED_MASK = BIT(2),
  200. RV1108_GMAC_SPEED_10M = 0 << 2,
  201. RV1108_GMAC_SPEED_100M = 1 << 2,
  202. RV1108_GMAC_CLK_SEL_MASK = BIT(7),
  203. RV1108_GMAC_CLK_SEL_2_5M = 0 << 7,
  204. RV1108_GMAC_CLK_SEL_25M = 1 << 7,
  205. };
  206. switch (priv->phydev->speed) {
  207. case 10:
  208. clk = RV1108_GMAC_CLK_SEL_2_5M;
  209. speed = RV1108_GMAC_SPEED_10M;
  210. break;
  211. case 100:
  212. clk = RV1108_GMAC_CLK_SEL_25M;
  213. speed = RV1108_GMAC_SPEED_100M;
  214. break;
  215. default:
  216. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  217. return -EINVAL;
  218. }
  219. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  220. rk_clrsetreg(&grf->gmac_con0,
  221. RV1108_GMAC_CLK_SEL_MASK | RV1108_GMAC_SPEED_MASK,
  222. clk | speed);
  223. return 0;
  224. }
  225. static void rk3228_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  226. {
  227. struct rk322x_grf *grf;
  228. enum {
  229. RK3228_RMII_MODE_SHIFT = 10,
  230. RK3228_RMII_MODE_MASK = BIT(10),
  231. RK3228_GMAC_PHY_INTF_SEL_SHIFT = 4,
  232. RK3228_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  233. RK3228_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  234. RK3228_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  235. RK3228_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  236. RK3228_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  237. RK3228_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  238. RK3228_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  239. RK3228_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  240. };
  241. enum {
  242. RK3228_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  243. RK3228_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  244. RK3228_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  245. RK3228_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  246. };
  247. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  248. rk_clrsetreg(&grf->mac_con[1],
  249. RK3228_RMII_MODE_MASK |
  250. RK3228_GMAC_PHY_INTF_SEL_MASK |
  251. RK3228_RXCLK_DLY_ENA_GMAC_MASK |
  252. RK3228_TXCLK_DLY_ENA_GMAC_MASK,
  253. RK3228_GMAC_PHY_INTF_SEL_RGMII |
  254. DELAY_ENABLE(RK3228, pdata->tx_delay, pdata->rx_delay));
  255. rk_clrsetreg(&grf->mac_con[0],
  256. RK3228_CLK_RX_DL_CFG_GMAC_MASK |
  257. RK3228_CLK_TX_DL_CFG_GMAC_MASK,
  258. pdata->rx_delay << RK3228_CLK_RX_DL_CFG_GMAC_SHIFT |
  259. pdata->tx_delay << RK3228_CLK_TX_DL_CFG_GMAC_SHIFT);
  260. }
  261. static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  262. {
  263. struct rk3288_grf *grf;
  264. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  265. rk_clrsetreg(&grf->soc_con1,
  266. RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
  267. RK3288_GMAC_PHY_INTF_SEL_RGMII);
  268. rk_clrsetreg(&grf->soc_con3,
  269. RK3288_RXCLK_DLY_ENA_GMAC_MASK |
  270. RK3288_TXCLK_DLY_ENA_GMAC_MASK |
  271. RK3288_CLK_RX_DL_CFG_GMAC_MASK |
  272. RK3288_CLK_TX_DL_CFG_GMAC_MASK,
  273. DELAY_ENABLE(RK3288, pdata->rx_delay, pdata->tx_delay) |
  274. pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
  275. pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
  276. }
  277. static void rk3328_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  278. {
  279. struct rk3328_grf_regs *grf;
  280. enum {
  281. RK3328_RMII_MODE_SHIFT = 9,
  282. RK3328_RMII_MODE_MASK = BIT(9),
  283. RK3328_GMAC_PHY_INTF_SEL_SHIFT = 4,
  284. RK3328_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  285. RK3328_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  286. RK3328_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  287. RK3328_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  288. RK3328_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  289. RK3328_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  290. RK3328_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  291. RK3328_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  292. };
  293. enum {
  294. RK3328_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  295. RK3328_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  296. RK3328_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  297. RK3328_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  298. };
  299. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  300. rk_clrsetreg(&grf->mac_con[1],
  301. RK3328_RMII_MODE_MASK |
  302. RK3328_GMAC_PHY_INTF_SEL_MASK |
  303. RK3328_RXCLK_DLY_ENA_GMAC_MASK |
  304. RK3328_TXCLK_DLY_ENA_GMAC_MASK,
  305. RK3328_GMAC_PHY_INTF_SEL_RGMII |
  306. DELAY_ENABLE(RK3328, pdata->tx_delay, pdata->rx_delay));
  307. rk_clrsetreg(&grf->mac_con[0],
  308. RK3328_CLK_RX_DL_CFG_GMAC_MASK |
  309. RK3328_CLK_TX_DL_CFG_GMAC_MASK,
  310. pdata->rx_delay << RK3328_CLK_RX_DL_CFG_GMAC_SHIFT |
  311. pdata->tx_delay << RK3328_CLK_TX_DL_CFG_GMAC_SHIFT);
  312. }
  313. static void rk3368_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  314. {
  315. struct rk3368_grf *grf;
  316. enum {
  317. RK3368_GMAC_PHY_INTF_SEL_RGMII = 1 << 9,
  318. RK3368_GMAC_PHY_INTF_SEL_MASK = GENMASK(11, 9),
  319. RK3368_RMII_MODE_MASK = BIT(6),
  320. RK3368_RMII_MODE = BIT(6),
  321. };
  322. enum {
  323. RK3368_RXCLK_DLY_ENA_GMAC_MASK = BIT(15),
  324. RK3368_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  325. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(15),
  326. RK3368_TXCLK_DLY_ENA_GMAC_MASK = BIT(7),
  327. RK3368_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  328. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(7),
  329. RK3368_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  330. RK3368_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(14, 8),
  331. RK3368_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  332. RK3368_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  333. };
  334. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  335. rk_clrsetreg(&grf->soc_con15,
  336. RK3368_RMII_MODE_MASK | RK3368_GMAC_PHY_INTF_SEL_MASK,
  337. RK3368_GMAC_PHY_INTF_SEL_RGMII);
  338. rk_clrsetreg(&grf->soc_con16,
  339. RK3368_RXCLK_DLY_ENA_GMAC_MASK |
  340. RK3368_TXCLK_DLY_ENA_GMAC_MASK |
  341. RK3368_CLK_RX_DL_CFG_GMAC_MASK |
  342. RK3368_CLK_TX_DL_CFG_GMAC_MASK,
  343. DELAY_ENABLE(RK3368, pdata->tx_delay, pdata->rx_delay) |
  344. pdata->rx_delay << RK3368_CLK_RX_DL_CFG_GMAC_SHIFT |
  345. pdata->tx_delay << RK3368_CLK_TX_DL_CFG_GMAC_SHIFT);
  346. }
  347. static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  348. {
  349. struct rk3399_grf_regs *grf;
  350. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  351. rk_clrsetreg(&grf->soc_con5,
  352. RK3399_GMAC_PHY_INTF_SEL_MASK,
  353. RK3399_GMAC_PHY_INTF_SEL_RGMII);
  354. rk_clrsetreg(&grf->soc_con6,
  355. RK3399_RXCLK_DLY_ENA_GMAC_MASK |
  356. RK3399_TXCLK_DLY_ENA_GMAC_MASK |
  357. RK3399_CLK_RX_DL_CFG_GMAC_MASK |
  358. RK3399_CLK_TX_DL_CFG_GMAC_MASK,
  359. DELAY_ENABLE(RK3399, pdata->tx_delay, pdata->rx_delay) |
  360. pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
  361. pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
  362. }
  363. static void rv1108_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
  364. {
  365. struct rv1108_grf *grf;
  366. enum {
  367. RV1108_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  368. RV1108_GMAC_PHY_INTF_SEL_RMII = 4 << 4,
  369. };
  370. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  371. rk_clrsetreg(&grf->gmac_con0,
  372. RV1108_GMAC_PHY_INTF_SEL_MASK,
  373. RV1108_GMAC_PHY_INTF_SEL_RMII);
  374. }
  375. static int gmac_rockchip_probe(struct udevice *dev)
  376. {
  377. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  378. struct rk_gmac_ops *ops =
  379. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  380. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  381. struct eth_pdata *eth_pdata = &dw_pdata->eth_pdata;
  382. struct clk clk;
  383. ulong rate;
  384. int ret;
  385. ret = clk_get_by_index(dev, 0, &clk);
  386. if (ret)
  387. return ret;
  388. switch (eth_pdata->phy_interface) {
  389. case PHY_INTERFACE_MODE_RGMII:
  390. /* Set to RGMII mode */
  391. if (ops->set_to_rgmii)
  392. ops->set_to_rgmii(pdata);
  393. else
  394. return -EPERM;
  395. /*
  396. * If the gmac clock is from internal pll, need to set and
  397. * check the return value for gmac clock at RGMII mode. If
  398. * the gmac clock is from external source, the clock rate
  399. * is not set, because of it is bypassed.
  400. */
  401. if (!pdata->clock_input) {
  402. rate = clk_set_rate(&clk, 125000000);
  403. if (rate != 125000000)
  404. return -EINVAL;
  405. }
  406. break;
  407. case PHY_INTERFACE_MODE_RGMII_ID:
  408. /* Set to RGMII mode */
  409. if (ops->set_to_rgmii) {
  410. pdata->tx_delay = 0;
  411. pdata->rx_delay = 0;
  412. ops->set_to_rgmii(pdata);
  413. } else
  414. return -EPERM;
  415. if (!pdata->clock_input) {
  416. rate = clk_set_rate(&clk, 125000000);
  417. if (rate != 125000000)
  418. return -EINVAL;
  419. }
  420. break;
  421. case PHY_INTERFACE_MODE_RMII:
  422. /* Set to RMII mode */
  423. if (ops->set_to_rmii)
  424. ops->set_to_rmii(pdata);
  425. else
  426. return -EPERM;
  427. if (!pdata->clock_input) {
  428. rate = clk_set_rate(&clk, 50000000);
  429. if (rate != 50000000)
  430. return -EINVAL;
  431. }
  432. break;
  433. case PHY_INTERFACE_MODE_RGMII_RXID:
  434. /* Set to RGMII_RXID mode */
  435. if (ops->set_to_rgmii) {
  436. pdata->tx_delay = 0;
  437. ops->set_to_rgmii(pdata);
  438. } else
  439. return -EPERM;
  440. if (!pdata->clock_input) {
  441. rate = clk_set_rate(&clk, 125000000);
  442. if (rate != 125000000)
  443. return -EINVAL;
  444. }
  445. break;
  446. case PHY_INTERFACE_MODE_RGMII_TXID:
  447. /* Set to RGMII_TXID mode */
  448. if (ops->set_to_rgmii) {
  449. pdata->rx_delay = 0;
  450. ops->set_to_rgmii(pdata);
  451. } else
  452. return -EPERM;
  453. if (!pdata->clock_input) {
  454. rate = clk_set_rate(&clk, 125000000);
  455. if (rate != 125000000)
  456. return -EINVAL;
  457. }
  458. break;
  459. default:
  460. debug("NO interface defined!\n");
  461. return -ENXIO;
  462. }
  463. return designware_eth_probe(dev);
  464. }
  465. static int gmac_rockchip_eth_start(struct udevice *dev)
  466. {
  467. struct eth_pdata *pdata = dev_get_platdata(dev);
  468. struct dw_eth_dev *priv = dev_get_priv(dev);
  469. struct rk_gmac_ops *ops =
  470. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  471. int ret;
  472. ret = designware_eth_init(priv, pdata->enetaddr);
  473. if (ret)
  474. return ret;
  475. ret = ops->fix_mac_speed(priv);
  476. if (ret)
  477. return ret;
  478. ret = designware_eth_enable(priv);
  479. if (ret)
  480. return ret;
  481. return 0;
  482. }
  483. const struct eth_ops gmac_rockchip_eth_ops = {
  484. .start = gmac_rockchip_eth_start,
  485. .send = designware_eth_send,
  486. .recv = designware_eth_recv,
  487. .free_pkt = designware_eth_free_pkt,
  488. .stop = designware_eth_stop,
  489. .write_hwaddr = designware_eth_write_hwaddr,
  490. };
  491. const struct rk_gmac_ops rk3228_gmac_ops = {
  492. .fix_mac_speed = rk3228_gmac_fix_mac_speed,
  493. .set_to_rgmii = rk3228_gmac_set_to_rgmii,
  494. };
  495. const struct rk_gmac_ops rk3288_gmac_ops = {
  496. .fix_mac_speed = rk3288_gmac_fix_mac_speed,
  497. .set_to_rgmii = rk3288_gmac_set_to_rgmii,
  498. };
  499. const struct rk_gmac_ops rk3328_gmac_ops = {
  500. .fix_mac_speed = rk3328_gmac_fix_mac_speed,
  501. .set_to_rgmii = rk3328_gmac_set_to_rgmii,
  502. };
  503. const struct rk_gmac_ops rk3368_gmac_ops = {
  504. .fix_mac_speed = rk3368_gmac_fix_mac_speed,
  505. .set_to_rgmii = rk3368_gmac_set_to_rgmii,
  506. };
  507. const struct rk_gmac_ops rk3399_gmac_ops = {
  508. .fix_mac_speed = rk3399_gmac_fix_mac_speed,
  509. .set_to_rgmii = rk3399_gmac_set_to_rgmii,
  510. };
  511. const struct rk_gmac_ops rv1108_gmac_ops = {
  512. .fix_mac_speed = rv1108_set_rmii_speed,
  513. .set_to_rmii = rv1108_gmac_set_to_rmii,
  514. };
  515. static const struct udevice_id rockchip_gmac_ids[] = {
  516. { .compatible = "rockchip,rk3228-gmac",
  517. .data = (ulong)&rk3228_gmac_ops },
  518. { .compatible = "rockchip,rk3288-gmac",
  519. .data = (ulong)&rk3288_gmac_ops },
  520. { .compatible = "rockchip,rk3328-gmac",
  521. .data = (ulong)&rk3328_gmac_ops },
  522. { .compatible = "rockchip,rk3368-gmac",
  523. .data = (ulong)&rk3368_gmac_ops },
  524. { .compatible = "rockchip,rk3399-gmac",
  525. .data = (ulong)&rk3399_gmac_ops },
  526. { .compatible = "rockchip,rv1108-gmac",
  527. .data = (ulong)&rv1108_gmac_ops },
  528. { }
  529. };
  530. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  531. .name = "gmac_rockchip",
  532. .id = UCLASS_ETH,
  533. .of_match = rockchip_gmac_ids,
  534. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  535. .probe = gmac_rockchip_probe,
  536. .ops = &gmac_rockchip_eth_ops,
  537. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  538. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  539. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  540. };