ftgmac100.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Faraday FTGMAC100 Ethernet
  4. *
  5. * (C) Copyright 2009 Faraday Technology
  6. * Po-Yu Chuang <ratbert@faraday-tech.com>
  7. *
  8. * (C) Copyright 2010 Andes Technology
  9. * Macpaul Lin <macpaul@andestech.com>
  10. *
  11. * Copyright (C) 2018, IBM Corporation.
  12. */
  13. #include <clk.h>
  14. #include <dm.h>
  15. #include <miiphy.h>
  16. #include <net.h>
  17. #include <wait_bit.h>
  18. #include <linux/io.h>
  19. #include <linux/iopoll.h>
  20. #include "ftgmac100.h"
  21. /* Min frame ethernet frame size without FCS */
  22. #define ETH_ZLEN 60
  23. /* Receive Buffer Size Register - HW default is 0x640 */
  24. #define FTGMAC100_RBSR_DEFAULT 0x640
  25. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  26. #define PKTBUFSTX 4 /* must be power of 2 */
  27. /* Timeout for transmit */
  28. #define FTGMAC100_TX_TIMEOUT_MS 1000
  29. /* Timeout for a mdio read/write operation */
  30. #define FTGMAC100_MDIO_TIMEOUT_USEC 10000
  31. /*
  32. * MDC clock cycle threshold
  33. *
  34. * 20us * 100 = 2ms > (1 / 2.5Mhz) * 0x34
  35. */
  36. #define MDC_CYCTHR 0x34
  37. /*
  38. * ftgmac100 model variants
  39. */
  40. enum ftgmac100_model {
  41. FTGMAC100_MODEL_FARADAY,
  42. FTGMAC100_MODEL_ASPEED,
  43. };
  44. /**
  45. * struct ftgmac100_data - private data for the FTGMAC100 driver
  46. *
  47. * @iobase: The base address of the hardware registers
  48. * @txdes: The array of transmit descriptors
  49. * @rxdes: The array of receive descriptors
  50. * @tx_index: Transmit descriptor index in @txdes
  51. * @rx_index: Receive descriptor index in @rxdes
  52. * @phy_addr: The PHY interface address to use
  53. * @phydev: The PHY device backing the MAC
  54. * @bus: The mdio bus
  55. * @phy_mode: The mode of the PHY interface (rgmii, rmii, ...)
  56. * @max_speed: Maximum speed of Ethernet connection supported by MAC
  57. * @clks: The bulk of clocks assigned to the device in the DT
  58. * @rxdes0_edorr_mask: The bit number identifying the end of the RX ring buffer
  59. * @txdes0_edotr_mask: The bit number identifying the end of the TX ring buffer
  60. */
  61. struct ftgmac100_data {
  62. struct ftgmac100 *iobase;
  63. struct ftgmac100_txdes txdes[PKTBUFSTX];
  64. struct ftgmac100_rxdes rxdes[PKTBUFSRX];
  65. int tx_index;
  66. int rx_index;
  67. u32 phy_addr;
  68. struct phy_device *phydev;
  69. struct mii_dev *bus;
  70. u32 phy_mode;
  71. u32 max_speed;
  72. struct clk_bulk clks;
  73. /* End of RX/TX ring buffer bits. Depend on model */
  74. u32 rxdes0_edorr_mask;
  75. u32 txdes0_edotr_mask;
  76. };
  77. /*
  78. * struct mii_bus functions
  79. */
  80. static int ftgmac100_mdio_read(struct mii_dev *bus, int phy_addr, int dev_addr,
  81. int reg_addr)
  82. {
  83. struct ftgmac100_data *priv = bus->priv;
  84. struct ftgmac100 *ftgmac100 = priv->iobase;
  85. int phycr;
  86. int data;
  87. int ret;
  88. phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
  89. FTGMAC100_PHYCR_PHYAD(phy_addr) |
  90. FTGMAC100_PHYCR_REGAD(reg_addr) |
  91. FTGMAC100_PHYCR_MIIRD;
  92. writel(phycr, &ftgmac100->phycr);
  93. ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
  94. !(phycr & FTGMAC100_PHYCR_MIIRD),
  95. FTGMAC100_MDIO_TIMEOUT_USEC);
  96. if (ret) {
  97. pr_err("%s: mdio read failed (phy:%d reg:%x)\n",
  98. priv->phydev->dev->name, phy_addr, reg_addr);
  99. return ret;
  100. }
  101. data = readl(&ftgmac100->phydata);
  102. return FTGMAC100_PHYDATA_MIIRDATA(data);
  103. }
  104. static int ftgmac100_mdio_write(struct mii_dev *bus, int phy_addr, int dev_addr,
  105. int reg_addr, u16 value)
  106. {
  107. struct ftgmac100_data *priv = bus->priv;
  108. struct ftgmac100 *ftgmac100 = priv->iobase;
  109. int phycr;
  110. int data;
  111. int ret;
  112. phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
  113. FTGMAC100_PHYCR_PHYAD(phy_addr) |
  114. FTGMAC100_PHYCR_REGAD(reg_addr) |
  115. FTGMAC100_PHYCR_MIIWR;
  116. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  117. writel(data, &ftgmac100->phydata);
  118. writel(phycr, &ftgmac100->phycr);
  119. ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
  120. !(phycr & FTGMAC100_PHYCR_MIIWR),
  121. FTGMAC100_MDIO_TIMEOUT_USEC);
  122. if (ret) {
  123. pr_err("%s: mdio write failed (phy:%d reg:%x)\n",
  124. priv->phydev->dev->name, phy_addr, reg_addr);
  125. }
  126. return ret;
  127. }
  128. static int ftgmac100_mdio_init(struct udevice *dev)
  129. {
  130. struct ftgmac100_data *priv = dev_get_priv(dev);
  131. struct mii_dev *bus;
  132. int ret;
  133. bus = mdio_alloc();
  134. if (!bus)
  135. return -ENOMEM;
  136. bus->read = ftgmac100_mdio_read;
  137. bus->write = ftgmac100_mdio_write;
  138. bus->priv = priv;
  139. ret = mdio_register_seq(bus, dev->seq);
  140. if (ret) {
  141. free(bus);
  142. return ret;
  143. }
  144. priv->bus = bus;
  145. return 0;
  146. }
  147. static int ftgmac100_phy_adjust_link(struct ftgmac100_data *priv)
  148. {
  149. struct ftgmac100 *ftgmac100 = priv->iobase;
  150. struct phy_device *phydev = priv->phydev;
  151. u32 maccr;
  152. if (!phydev->link) {
  153. dev_err(phydev->dev, "No link\n");
  154. return -EREMOTEIO;
  155. }
  156. /* read MAC control register and clear related bits */
  157. maccr = readl(&ftgmac100->maccr) &
  158. ~(FTGMAC100_MACCR_GIGA_MODE |
  159. FTGMAC100_MACCR_FAST_MODE |
  160. FTGMAC100_MACCR_FULLDUP);
  161. if (phy_interface_is_rgmii(phydev) && phydev->speed == 1000)
  162. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  163. if (phydev->speed == 100)
  164. maccr |= FTGMAC100_MACCR_FAST_MODE;
  165. if (phydev->duplex)
  166. maccr |= FTGMAC100_MACCR_FULLDUP;
  167. /* update MII config into maccr */
  168. writel(maccr, &ftgmac100->maccr);
  169. return 0;
  170. }
  171. static int ftgmac100_phy_init(struct udevice *dev)
  172. {
  173. struct ftgmac100_data *priv = dev_get_priv(dev);
  174. struct phy_device *phydev;
  175. int ret;
  176. phydev = phy_connect(priv->bus, priv->phy_addr, dev, priv->phy_mode);
  177. if (!phydev)
  178. return -ENODEV;
  179. phydev->supported &= PHY_GBIT_FEATURES;
  180. if (priv->max_speed) {
  181. ret = phy_set_supported(phydev, priv->max_speed);
  182. if (ret)
  183. return ret;
  184. }
  185. phydev->advertising = phydev->supported;
  186. priv->phydev = phydev;
  187. phy_config(phydev);
  188. return 0;
  189. }
  190. /*
  191. * Reset MAC
  192. */
  193. static void ftgmac100_reset(struct ftgmac100_data *priv)
  194. {
  195. struct ftgmac100 *ftgmac100 = priv->iobase;
  196. debug("%s()\n", __func__);
  197. setbits_le32(&ftgmac100->maccr, FTGMAC100_MACCR_SW_RST);
  198. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  199. ;
  200. }
  201. /*
  202. * Set MAC address
  203. */
  204. static int ftgmac100_set_mac(struct ftgmac100_data *priv,
  205. const unsigned char *mac)
  206. {
  207. struct ftgmac100 *ftgmac100 = priv->iobase;
  208. unsigned int maddr = mac[0] << 8 | mac[1];
  209. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  210. debug("%s(%x %x)\n", __func__, maddr, laddr);
  211. writel(maddr, &ftgmac100->mac_madr);
  212. writel(laddr, &ftgmac100->mac_ladr);
  213. return 0;
  214. }
  215. /*
  216. * disable transmitter, receiver
  217. */
  218. static void ftgmac100_stop(struct udevice *dev)
  219. {
  220. struct ftgmac100_data *priv = dev_get_priv(dev);
  221. struct ftgmac100 *ftgmac100 = priv->iobase;
  222. debug("%s()\n", __func__);
  223. writel(0, &ftgmac100->maccr);
  224. phy_shutdown(priv->phydev);
  225. }
  226. static int ftgmac100_start(struct udevice *dev)
  227. {
  228. struct eth_pdata *plat = dev_get_platdata(dev);
  229. struct ftgmac100_data *priv = dev_get_priv(dev);
  230. struct ftgmac100 *ftgmac100 = priv->iobase;
  231. struct phy_device *phydev = priv->phydev;
  232. unsigned int maccr;
  233. ulong start, end;
  234. int ret;
  235. int i;
  236. debug("%s()\n", __func__);
  237. ftgmac100_reset(priv);
  238. /* set the ethernet address */
  239. ftgmac100_set_mac(priv, plat->enetaddr);
  240. /* disable all interrupts */
  241. writel(0, &ftgmac100->ier);
  242. /* initialize descriptors */
  243. priv->tx_index = 0;
  244. priv->rx_index = 0;
  245. for (i = 0; i < PKTBUFSTX; i++) {
  246. priv->txdes[i].txdes3 = 0;
  247. priv->txdes[i].txdes0 = 0;
  248. }
  249. priv->txdes[PKTBUFSTX - 1].txdes0 = priv->txdes0_edotr_mask;
  250. start = (ulong)&priv->txdes[0];
  251. end = start + roundup(sizeof(priv->txdes), ARCH_DMA_MINALIGN);
  252. flush_dcache_range(start, end);
  253. for (i = 0; i < PKTBUFSRX; i++) {
  254. priv->rxdes[i].rxdes3 = (unsigned int)net_rx_packets[i];
  255. priv->rxdes[i].rxdes0 = 0;
  256. }
  257. priv->rxdes[PKTBUFSRX - 1].rxdes0 = priv->rxdes0_edorr_mask;
  258. start = (ulong)&priv->rxdes[0];
  259. end = start + roundup(sizeof(priv->rxdes), ARCH_DMA_MINALIGN);
  260. flush_dcache_range(start, end);
  261. /* transmit ring */
  262. writel((u32)priv->txdes, &ftgmac100->txr_badr);
  263. /* receive ring */
  264. writel((u32)priv->rxdes, &ftgmac100->rxr_badr);
  265. /* poll receive descriptor automatically */
  266. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  267. /* config receive buffer size register */
  268. writel(FTGMAC100_RBSR_SIZE(FTGMAC100_RBSR_DEFAULT), &ftgmac100->rbsr);
  269. /* enable transmitter, receiver */
  270. maccr = FTGMAC100_MACCR_TXMAC_EN |
  271. FTGMAC100_MACCR_RXMAC_EN |
  272. FTGMAC100_MACCR_TXDMA_EN |
  273. FTGMAC100_MACCR_RXDMA_EN |
  274. FTGMAC100_MACCR_CRC_APD |
  275. FTGMAC100_MACCR_FULLDUP |
  276. FTGMAC100_MACCR_RX_RUNT |
  277. FTGMAC100_MACCR_RX_BROADPKT;
  278. writel(maccr, &ftgmac100->maccr);
  279. ret = phy_startup(phydev);
  280. if (ret) {
  281. dev_err(phydev->dev, "Could not start PHY\n");
  282. return ret;
  283. }
  284. ret = ftgmac100_phy_adjust_link(priv);
  285. if (ret) {
  286. dev_err(phydev->dev, "Could not adjust link\n");
  287. return ret;
  288. }
  289. printf("%s: link up, %d Mbps %s-duplex mac:%pM\n", phydev->dev->name,
  290. phydev->speed, phydev->duplex ? "full" : "half", plat->enetaddr);
  291. return 0;
  292. }
  293. static int ftgmac100_free_pkt(struct udevice *dev, uchar *packet, int length)
  294. {
  295. struct ftgmac100_data *priv = dev_get_priv(dev);
  296. struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
  297. ulong des_start = (ulong)curr_des;
  298. ulong des_end = des_start +
  299. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  300. /* Release buffer to DMA and flush descriptor */
  301. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  302. flush_dcache_range(des_start, des_end);
  303. /* Move to next descriptor */
  304. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  305. return 0;
  306. }
  307. /*
  308. * Get a data block via Ethernet
  309. */
  310. static int ftgmac100_recv(struct udevice *dev, int flags, uchar **packetp)
  311. {
  312. struct ftgmac100_data *priv = dev_get_priv(dev);
  313. struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
  314. unsigned short rxlen;
  315. ulong des_start = (ulong)curr_des;
  316. ulong des_end = des_start +
  317. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  318. ulong data_start = curr_des->rxdes3;
  319. ulong data_end;
  320. invalidate_dcache_range(des_start, des_end);
  321. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  322. return -EAGAIN;
  323. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  324. FTGMAC100_RXDES0_CRC_ERR |
  325. FTGMAC100_RXDES0_FTL |
  326. FTGMAC100_RXDES0_RUNT |
  327. FTGMAC100_RXDES0_RX_ODD_NB)) {
  328. return -EAGAIN;
  329. }
  330. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  331. debug("%s(): RX buffer %d, %x received\n",
  332. __func__, priv->rx_index, rxlen);
  333. /* Invalidate received data */
  334. data_end = data_start + roundup(rxlen, ARCH_DMA_MINALIGN);
  335. invalidate_dcache_range(data_start, data_end);
  336. *packetp = (uchar *)data_start;
  337. return rxlen;
  338. }
  339. static u32 ftgmac100_read_txdesc(const void *desc)
  340. {
  341. const struct ftgmac100_txdes *txdes = desc;
  342. ulong des_start = (ulong)txdes;
  343. ulong des_end = des_start + roundup(sizeof(*txdes), ARCH_DMA_MINALIGN);
  344. invalidate_dcache_range(des_start, des_end);
  345. return txdes->txdes0;
  346. }
  347. BUILD_WAIT_FOR_BIT(ftgmac100_txdone, u32, ftgmac100_read_txdesc)
  348. /*
  349. * Send a data block via Ethernet
  350. */
  351. static int ftgmac100_send(struct udevice *dev, void *packet, int length)
  352. {
  353. struct ftgmac100_data *priv = dev_get_priv(dev);
  354. struct ftgmac100 *ftgmac100 = priv->iobase;
  355. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  356. ulong des_start = (ulong)curr_des;
  357. ulong des_end = des_start +
  358. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  359. ulong data_start;
  360. ulong data_end;
  361. int rc;
  362. invalidate_dcache_range(des_start, des_end);
  363. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  364. dev_err(dev, "no TX descriptor available\n");
  365. return -EPERM;
  366. }
  367. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  368. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  369. curr_des->txdes3 = (unsigned int)packet;
  370. /* Flush data to be sent */
  371. data_start = curr_des->txdes3;
  372. data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  373. flush_dcache_range(data_start, data_end);
  374. /* Only one segment on TXBUF */
  375. curr_des->txdes0 &= priv->txdes0_edotr_mask;
  376. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  377. FTGMAC100_TXDES0_LTS |
  378. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  379. FTGMAC100_TXDES0_TXDMA_OWN ;
  380. /* Flush modified buffer descriptor */
  381. flush_dcache_range(des_start, des_end);
  382. /* Start transmit */
  383. writel(1, &ftgmac100->txpd);
  384. rc = wait_for_bit_ftgmac100_txdone(curr_des,
  385. FTGMAC100_TXDES0_TXDMA_OWN, false,
  386. FTGMAC100_TX_TIMEOUT_MS, true);
  387. if (rc)
  388. return rc;
  389. debug("%s(): packet sent\n", __func__);
  390. /* Move to next descriptor */
  391. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  392. return 0;
  393. }
  394. static int ftgmac100_write_hwaddr(struct udevice *dev)
  395. {
  396. struct eth_pdata *pdata = dev_get_platdata(dev);
  397. struct ftgmac100_data *priv = dev_get_priv(dev);
  398. return ftgmac100_set_mac(priv, pdata->enetaddr);
  399. }
  400. static int ftgmac100_ofdata_to_platdata(struct udevice *dev)
  401. {
  402. struct eth_pdata *pdata = dev_get_platdata(dev);
  403. struct ftgmac100_data *priv = dev_get_priv(dev);
  404. const char *phy_mode;
  405. pdata->iobase = devfdt_get_addr(dev);
  406. pdata->phy_interface = -1;
  407. phy_mode = dev_read_string(dev, "phy-mode");
  408. if (phy_mode)
  409. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  410. if (pdata->phy_interface == -1) {
  411. dev_err(dev, "Invalid PHY interface '%s'\n", phy_mode);
  412. return -EINVAL;
  413. }
  414. pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
  415. if (dev_get_driver_data(dev) == FTGMAC100_MODEL_ASPEED) {
  416. priv->rxdes0_edorr_mask = BIT(30);
  417. priv->txdes0_edotr_mask = BIT(30);
  418. } else {
  419. priv->rxdes0_edorr_mask = BIT(15);
  420. priv->txdes0_edotr_mask = BIT(15);
  421. }
  422. return clk_get_bulk(dev, &priv->clks);
  423. }
  424. static int ftgmac100_probe(struct udevice *dev)
  425. {
  426. struct eth_pdata *pdata = dev_get_platdata(dev);
  427. struct ftgmac100_data *priv = dev_get_priv(dev);
  428. int ret;
  429. priv->iobase = (struct ftgmac100 *)pdata->iobase;
  430. priv->phy_mode = pdata->phy_interface;
  431. priv->max_speed = pdata->max_speed;
  432. priv->phy_addr = 0;
  433. ret = clk_enable_bulk(&priv->clks);
  434. if (ret)
  435. goto out;
  436. ret = ftgmac100_mdio_init(dev);
  437. if (ret) {
  438. dev_err(dev, "Failed to initialize mdiobus: %d\n", ret);
  439. goto out;
  440. }
  441. ret = ftgmac100_phy_init(dev);
  442. if (ret) {
  443. dev_err(dev, "Failed to initialize PHY: %d\n", ret);
  444. goto out;
  445. }
  446. out:
  447. if (ret)
  448. clk_release_bulk(&priv->clks);
  449. return ret;
  450. }
  451. static int ftgmac100_remove(struct udevice *dev)
  452. {
  453. struct ftgmac100_data *priv = dev_get_priv(dev);
  454. free(priv->phydev);
  455. mdio_unregister(priv->bus);
  456. mdio_free(priv->bus);
  457. clk_release_bulk(&priv->clks);
  458. return 0;
  459. }
  460. static const struct eth_ops ftgmac100_ops = {
  461. .start = ftgmac100_start,
  462. .send = ftgmac100_send,
  463. .recv = ftgmac100_recv,
  464. .stop = ftgmac100_stop,
  465. .free_pkt = ftgmac100_free_pkt,
  466. .write_hwaddr = ftgmac100_write_hwaddr,
  467. };
  468. static const struct udevice_id ftgmac100_ids[] = {
  469. { .compatible = "faraday,ftgmac100", .data = FTGMAC100_MODEL_FARADAY },
  470. { .compatible = "aspeed,ast2500-mac", .data = FTGMAC100_MODEL_ASPEED },
  471. { }
  472. };
  473. U_BOOT_DRIVER(ftgmac100) = {
  474. .name = "ftgmac100",
  475. .id = UCLASS_ETH,
  476. .of_match = ftgmac100_ids,
  477. .ofdata_to_platdata = ftgmac100_ofdata_to_platdata,
  478. .probe = ftgmac100_probe,
  479. .remove = ftgmac100_remove,
  480. .ops = &ftgmac100_ops,
  481. .priv_auto_alloc_size = sizeof(struct ftgmac100_data),
  482. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  483. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  484. };