123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608 |
- // SPDX-License-Identifier: GPL-2.0+
- /*
- * Faraday FTGMAC100 Ethernet
- *
- * (C) Copyright 2009 Faraday Technology
- * Po-Yu Chuang <ratbert@faraday-tech.com>
- *
- * (C) Copyright 2010 Andes Technology
- * Macpaul Lin <macpaul@andestech.com>
- *
- * Copyright (C) 2018, IBM Corporation.
- */
- #include <clk.h>
- #include <dm.h>
- #include <miiphy.h>
- #include <net.h>
- #include <wait_bit.h>
- #include <linux/io.h>
- #include <linux/iopoll.h>
- #include "ftgmac100.h"
- /* Min frame ethernet frame size without FCS */
- #define ETH_ZLEN 60
- /* Receive Buffer Size Register - HW default is 0x640 */
- #define FTGMAC100_RBSR_DEFAULT 0x640
- /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
- #define PKTBUFSTX 4 /* must be power of 2 */
- /* Timeout for transmit */
- #define FTGMAC100_TX_TIMEOUT_MS 1000
- /* Timeout for a mdio read/write operation */
- #define FTGMAC100_MDIO_TIMEOUT_USEC 10000
- /*
- * MDC clock cycle threshold
- *
- * 20us * 100 = 2ms > (1 / 2.5Mhz) * 0x34
- */
- #define MDC_CYCTHR 0x34
- /*
- * ftgmac100 model variants
- */
- enum ftgmac100_model {
- FTGMAC100_MODEL_FARADAY,
- FTGMAC100_MODEL_ASPEED,
- };
- /**
- * struct ftgmac100_data - private data for the FTGMAC100 driver
- *
- * @iobase: The base address of the hardware registers
- * @txdes: The array of transmit descriptors
- * @rxdes: The array of receive descriptors
- * @tx_index: Transmit descriptor index in @txdes
- * @rx_index: Receive descriptor index in @rxdes
- * @phy_addr: The PHY interface address to use
- * @phydev: The PHY device backing the MAC
- * @bus: The mdio bus
- * @phy_mode: The mode of the PHY interface (rgmii, rmii, ...)
- * @max_speed: Maximum speed of Ethernet connection supported by MAC
- * @clks: The bulk of clocks assigned to the device in the DT
- * @rxdes0_edorr_mask: The bit number identifying the end of the RX ring buffer
- * @txdes0_edotr_mask: The bit number identifying the end of the TX ring buffer
- */
- struct ftgmac100_data {
- struct ftgmac100 *iobase;
- struct ftgmac100_txdes txdes[PKTBUFSTX];
- struct ftgmac100_rxdes rxdes[PKTBUFSRX];
- int tx_index;
- int rx_index;
- u32 phy_addr;
- struct phy_device *phydev;
- struct mii_dev *bus;
- u32 phy_mode;
- u32 max_speed;
- struct clk_bulk clks;
- /* End of RX/TX ring buffer bits. Depend on model */
- u32 rxdes0_edorr_mask;
- u32 txdes0_edotr_mask;
- };
- /*
- * struct mii_bus functions
- */
- static int ftgmac100_mdio_read(struct mii_dev *bus, int phy_addr, int dev_addr,
- int reg_addr)
- {
- struct ftgmac100_data *priv = bus->priv;
- struct ftgmac100 *ftgmac100 = priv->iobase;
- int phycr;
- int data;
- int ret;
- phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
- FTGMAC100_PHYCR_PHYAD(phy_addr) |
- FTGMAC100_PHYCR_REGAD(reg_addr) |
- FTGMAC100_PHYCR_MIIRD;
- writel(phycr, &ftgmac100->phycr);
- ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
- !(phycr & FTGMAC100_PHYCR_MIIRD),
- FTGMAC100_MDIO_TIMEOUT_USEC);
- if (ret) {
- pr_err("%s: mdio read failed (phy:%d reg:%x)\n",
- priv->phydev->dev->name, phy_addr, reg_addr);
- return ret;
- }
- data = readl(&ftgmac100->phydata);
- return FTGMAC100_PHYDATA_MIIRDATA(data);
- }
- static int ftgmac100_mdio_write(struct mii_dev *bus, int phy_addr, int dev_addr,
- int reg_addr, u16 value)
- {
- struct ftgmac100_data *priv = bus->priv;
- struct ftgmac100 *ftgmac100 = priv->iobase;
- int phycr;
- int data;
- int ret;
- phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
- FTGMAC100_PHYCR_PHYAD(phy_addr) |
- FTGMAC100_PHYCR_REGAD(reg_addr) |
- FTGMAC100_PHYCR_MIIWR;
- data = FTGMAC100_PHYDATA_MIIWDATA(value);
- writel(data, &ftgmac100->phydata);
- writel(phycr, &ftgmac100->phycr);
- ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
- !(phycr & FTGMAC100_PHYCR_MIIWR),
- FTGMAC100_MDIO_TIMEOUT_USEC);
- if (ret) {
- pr_err("%s: mdio write failed (phy:%d reg:%x)\n",
- priv->phydev->dev->name, phy_addr, reg_addr);
- }
- return ret;
- }
- static int ftgmac100_mdio_init(struct udevice *dev)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct mii_dev *bus;
- int ret;
- bus = mdio_alloc();
- if (!bus)
- return -ENOMEM;
- bus->read = ftgmac100_mdio_read;
- bus->write = ftgmac100_mdio_write;
- bus->priv = priv;
- ret = mdio_register_seq(bus, dev->seq);
- if (ret) {
- free(bus);
- return ret;
- }
- priv->bus = bus;
- return 0;
- }
- static int ftgmac100_phy_adjust_link(struct ftgmac100_data *priv)
- {
- struct ftgmac100 *ftgmac100 = priv->iobase;
- struct phy_device *phydev = priv->phydev;
- u32 maccr;
- if (!phydev->link) {
- dev_err(phydev->dev, "No link\n");
- return -EREMOTEIO;
- }
- /* read MAC control register and clear related bits */
- maccr = readl(&ftgmac100->maccr) &
- ~(FTGMAC100_MACCR_GIGA_MODE |
- FTGMAC100_MACCR_FAST_MODE |
- FTGMAC100_MACCR_FULLDUP);
- if (phy_interface_is_rgmii(phydev) && phydev->speed == 1000)
- maccr |= FTGMAC100_MACCR_GIGA_MODE;
- if (phydev->speed == 100)
- maccr |= FTGMAC100_MACCR_FAST_MODE;
- if (phydev->duplex)
- maccr |= FTGMAC100_MACCR_FULLDUP;
- /* update MII config into maccr */
- writel(maccr, &ftgmac100->maccr);
- return 0;
- }
- static int ftgmac100_phy_init(struct udevice *dev)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct phy_device *phydev;
- int ret;
- phydev = phy_connect(priv->bus, priv->phy_addr, dev, priv->phy_mode);
- if (!phydev)
- return -ENODEV;
- phydev->supported &= PHY_GBIT_FEATURES;
- if (priv->max_speed) {
- ret = phy_set_supported(phydev, priv->max_speed);
- if (ret)
- return ret;
- }
- phydev->advertising = phydev->supported;
- priv->phydev = phydev;
- phy_config(phydev);
- return 0;
- }
- /*
- * Reset MAC
- */
- static void ftgmac100_reset(struct ftgmac100_data *priv)
- {
- struct ftgmac100 *ftgmac100 = priv->iobase;
- debug("%s()\n", __func__);
- setbits_le32(&ftgmac100->maccr, FTGMAC100_MACCR_SW_RST);
- while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
- ;
- }
- /*
- * Set MAC address
- */
- static int ftgmac100_set_mac(struct ftgmac100_data *priv,
- const unsigned char *mac)
- {
- struct ftgmac100 *ftgmac100 = priv->iobase;
- unsigned int maddr = mac[0] << 8 | mac[1];
- unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
- debug("%s(%x %x)\n", __func__, maddr, laddr);
- writel(maddr, &ftgmac100->mac_madr);
- writel(laddr, &ftgmac100->mac_ladr);
- return 0;
- }
- /*
- * disable transmitter, receiver
- */
- static void ftgmac100_stop(struct udevice *dev)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct ftgmac100 *ftgmac100 = priv->iobase;
- debug("%s()\n", __func__);
- writel(0, &ftgmac100->maccr);
- phy_shutdown(priv->phydev);
- }
- static int ftgmac100_start(struct udevice *dev)
- {
- struct eth_pdata *plat = dev_get_platdata(dev);
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct ftgmac100 *ftgmac100 = priv->iobase;
- struct phy_device *phydev = priv->phydev;
- unsigned int maccr;
- ulong start, end;
- int ret;
- int i;
- debug("%s()\n", __func__);
- ftgmac100_reset(priv);
- /* set the ethernet address */
- ftgmac100_set_mac(priv, plat->enetaddr);
- /* disable all interrupts */
- writel(0, &ftgmac100->ier);
- /* initialize descriptors */
- priv->tx_index = 0;
- priv->rx_index = 0;
- for (i = 0; i < PKTBUFSTX; i++) {
- priv->txdes[i].txdes3 = 0;
- priv->txdes[i].txdes0 = 0;
- }
- priv->txdes[PKTBUFSTX - 1].txdes0 = priv->txdes0_edotr_mask;
- start = (ulong)&priv->txdes[0];
- end = start + roundup(sizeof(priv->txdes), ARCH_DMA_MINALIGN);
- flush_dcache_range(start, end);
- for (i = 0; i < PKTBUFSRX; i++) {
- priv->rxdes[i].rxdes3 = (unsigned int)net_rx_packets[i];
- priv->rxdes[i].rxdes0 = 0;
- }
- priv->rxdes[PKTBUFSRX - 1].rxdes0 = priv->rxdes0_edorr_mask;
- start = (ulong)&priv->rxdes[0];
- end = start + roundup(sizeof(priv->rxdes), ARCH_DMA_MINALIGN);
- flush_dcache_range(start, end);
- /* transmit ring */
- writel((u32)priv->txdes, &ftgmac100->txr_badr);
- /* receive ring */
- writel((u32)priv->rxdes, &ftgmac100->rxr_badr);
- /* poll receive descriptor automatically */
- writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
- /* config receive buffer size register */
- writel(FTGMAC100_RBSR_SIZE(FTGMAC100_RBSR_DEFAULT), &ftgmac100->rbsr);
- /* enable transmitter, receiver */
- maccr = FTGMAC100_MACCR_TXMAC_EN |
- FTGMAC100_MACCR_RXMAC_EN |
- FTGMAC100_MACCR_TXDMA_EN |
- FTGMAC100_MACCR_RXDMA_EN |
- FTGMAC100_MACCR_CRC_APD |
- FTGMAC100_MACCR_FULLDUP |
- FTGMAC100_MACCR_RX_RUNT |
- FTGMAC100_MACCR_RX_BROADPKT;
- writel(maccr, &ftgmac100->maccr);
- ret = phy_startup(phydev);
- if (ret) {
- dev_err(phydev->dev, "Could not start PHY\n");
- return ret;
- }
- ret = ftgmac100_phy_adjust_link(priv);
- if (ret) {
- dev_err(phydev->dev, "Could not adjust link\n");
- return ret;
- }
- printf("%s: link up, %d Mbps %s-duplex mac:%pM\n", phydev->dev->name,
- phydev->speed, phydev->duplex ? "full" : "half", plat->enetaddr);
- return 0;
- }
- static int ftgmac100_free_pkt(struct udevice *dev, uchar *packet, int length)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
- ulong des_start = (ulong)curr_des;
- ulong des_end = des_start +
- roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
- /* Release buffer to DMA and flush descriptor */
- curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
- flush_dcache_range(des_start, des_end);
- /* Move to next descriptor */
- priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
- return 0;
- }
- /*
- * Get a data block via Ethernet
- */
- static int ftgmac100_recv(struct udevice *dev, int flags, uchar **packetp)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
- unsigned short rxlen;
- ulong des_start = (ulong)curr_des;
- ulong des_end = des_start +
- roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
- ulong data_start = curr_des->rxdes3;
- ulong data_end;
- invalidate_dcache_range(des_start, des_end);
- if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
- return -EAGAIN;
- if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
- FTGMAC100_RXDES0_CRC_ERR |
- FTGMAC100_RXDES0_FTL |
- FTGMAC100_RXDES0_RUNT |
- FTGMAC100_RXDES0_RX_ODD_NB)) {
- return -EAGAIN;
- }
- rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
- debug("%s(): RX buffer %d, %x received\n",
- __func__, priv->rx_index, rxlen);
- /* Invalidate received data */
- data_end = data_start + roundup(rxlen, ARCH_DMA_MINALIGN);
- invalidate_dcache_range(data_start, data_end);
- *packetp = (uchar *)data_start;
- return rxlen;
- }
- static u32 ftgmac100_read_txdesc(const void *desc)
- {
- const struct ftgmac100_txdes *txdes = desc;
- ulong des_start = (ulong)txdes;
- ulong des_end = des_start + roundup(sizeof(*txdes), ARCH_DMA_MINALIGN);
- invalidate_dcache_range(des_start, des_end);
- return txdes->txdes0;
- }
- BUILD_WAIT_FOR_BIT(ftgmac100_txdone, u32, ftgmac100_read_txdesc)
- /*
- * Send a data block via Ethernet
- */
- static int ftgmac100_send(struct udevice *dev, void *packet, int length)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- struct ftgmac100 *ftgmac100 = priv->iobase;
- struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
- ulong des_start = (ulong)curr_des;
- ulong des_end = des_start +
- roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
- ulong data_start;
- ulong data_end;
- int rc;
- invalidate_dcache_range(des_start, des_end);
- if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
- dev_err(dev, "no TX descriptor available\n");
- return -EPERM;
- }
- debug("%s(%x, %x)\n", __func__, (int)packet, length);
- length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
- curr_des->txdes3 = (unsigned int)packet;
- /* Flush data to be sent */
- data_start = curr_des->txdes3;
- data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
- flush_dcache_range(data_start, data_end);
- /* Only one segment on TXBUF */
- curr_des->txdes0 &= priv->txdes0_edotr_mask;
- curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
- FTGMAC100_TXDES0_LTS |
- FTGMAC100_TXDES0_TXBUF_SIZE(length) |
- FTGMAC100_TXDES0_TXDMA_OWN ;
- /* Flush modified buffer descriptor */
- flush_dcache_range(des_start, des_end);
- /* Start transmit */
- writel(1, &ftgmac100->txpd);
- rc = wait_for_bit_ftgmac100_txdone(curr_des,
- FTGMAC100_TXDES0_TXDMA_OWN, false,
- FTGMAC100_TX_TIMEOUT_MS, true);
- if (rc)
- return rc;
- debug("%s(): packet sent\n", __func__);
- /* Move to next descriptor */
- priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
- return 0;
- }
- static int ftgmac100_write_hwaddr(struct udevice *dev)
- {
- struct eth_pdata *pdata = dev_get_platdata(dev);
- struct ftgmac100_data *priv = dev_get_priv(dev);
- return ftgmac100_set_mac(priv, pdata->enetaddr);
- }
- static int ftgmac100_ofdata_to_platdata(struct udevice *dev)
- {
- struct eth_pdata *pdata = dev_get_platdata(dev);
- struct ftgmac100_data *priv = dev_get_priv(dev);
- const char *phy_mode;
- pdata->iobase = devfdt_get_addr(dev);
- pdata->phy_interface = -1;
- phy_mode = dev_read_string(dev, "phy-mode");
- if (phy_mode)
- pdata->phy_interface = phy_get_interface_by_name(phy_mode);
- if (pdata->phy_interface == -1) {
- dev_err(dev, "Invalid PHY interface '%s'\n", phy_mode);
- return -EINVAL;
- }
- pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
- if (dev_get_driver_data(dev) == FTGMAC100_MODEL_ASPEED) {
- priv->rxdes0_edorr_mask = BIT(30);
- priv->txdes0_edotr_mask = BIT(30);
- } else {
- priv->rxdes0_edorr_mask = BIT(15);
- priv->txdes0_edotr_mask = BIT(15);
- }
- return clk_get_bulk(dev, &priv->clks);
- }
- static int ftgmac100_probe(struct udevice *dev)
- {
- struct eth_pdata *pdata = dev_get_platdata(dev);
- struct ftgmac100_data *priv = dev_get_priv(dev);
- int ret;
- priv->iobase = (struct ftgmac100 *)pdata->iobase;
- priv->phy_mode = pdata->phy_interface;
- priv->max_speed = pdata->max_speed;
- priv->phy_addr = 0;
- ret = clk_enable_bulk(&priv->clks);
- if (ret)
- goto out;
- ret = ftgmac100_mdio_init(dev);
- if (ret) {
- dev_err(dev, "Failed to initialize mdiobus: %d\n", ret);
- goto out;
- }
- ret = ftgmac100_phy_init(dev);
- if (ret) {
- dev_err(dev, "Failed to initialize PHY: %d\n", ret);
- goto out;
- }
- out:
- if (ret)
- clk_release_bulk(&priv->clks);
- return ret;
- }
- static int ftgmac100_remove(struct udevice *dev)
- {
- struct ftgmac100_data *priv = dev_get_priv(dev);
- free(priv->phydev);
- mdio_unregister(priv->bus);
- mdio_free(priv->bus);
- clk_release_bulk(&priv->clks);
- return 0;
- }
- static const struct eth_ops ftgmac100_ops = {
- .start = ftgmac100_start,
- .send = ftgmac100_send,
- .recv = ftgmac100_recv,
- .stop = ftgmac100_stop,
- .free_pkt = ftgmac100_free_pkt,
- .write_hwaddr = ftgmac100_write_hwaddr,
- };
- static const struct udevice_id ftgmac100_ids[] = {
- { .compatible = "faraday,ftgmac100", .data = FTGMAC100_MODEL_FARADAY },
- { .compatible = "aspeed,ast2500-mac", .data = FTGMAC100_MODEL_ASPEED },
- { }
- };
- U_BOOT_DRIVER(ftgmac100) = {
- .name = "ftgmac100",
- .id = UCLASS_ETH,
- .of_match = ftgmac100_ids,
- .ofdata_to_platdata = ftgmac100_ofdata_to_platdata,
- .probe = ftgmac100_probe,
- .remove = ftgmac100_remove,
- .ops = &ftgmac100_ops,
- .priv_auto_alloc_size = sizeof(struct ftgmac100_data),
- .platdata_auto_alloc_size = sizeof(struct eth_pdata),
- .flags = DM_FLAG_ALLOC_PRIV_DMA,
- };
|