designware.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010
  4. * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
  5. */
  6. /*
  7. * Designware ethernet IP driver for U-Boot
  8. */
  9. #include <common.h>
  10. #include <clk.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <miiphy.h>
  14. #include <malloc.h>
  15. #include <pci.h>
  16. #include <reset.h>
  17. #include <linux/compiler.h>
  18. #include <linux/err.h>
  19. #include <linux/kernel.h>
  20. #include <asm/io.h>
  21. #include <power/regulator.h>
  22. #include "designware.h"
  23. static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  24. {
  25. #ifdef CONFIG_DM_ETH
  26. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  27. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  28. #else
  29. struct eth_mac_regs *mac_p = bus->priv;
  30. #endif
  31. ulong start;
  32. u16 miiaddr;
  33. int timeout = CONFIG_MDIO_TIMEOUT;
  34. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  35. ((reg << MIIREGSHIFT) & MII_REGMSK);
  36. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  37. start = get_timer(0);
  38. while (get_timer(start) < timeout) {
  39. if (!(readl(&mac_p->miiaddr) & MII_BUSY))
  40. return readl(&mac_p->miidata);
  41. udelay(10);
  42. };
  43. return -ETIMEDOUT;
  44. }
  45. static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  46. u16 val)
  47. {
  48. #ifdef CONFIG_DM_ETH
  49. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  50. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  51. #else
  52. struct eth_mac_regs *mac_p = bus->priv;
  53. #endif
  54. ulong start;
  55. u16 miiaddr;
  56. int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
  57. writel(val, &mac_p->miidata);
  58. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  59. ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
  60. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  61. start = get_timer(0);
  62. while (get_timer(start) < timeout) {
  63. if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
  64. ret = 0;
  65. break;
  66. }
  67. udelay(10);
  68. };
  69. return ret;
  70. }
  71. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  72. static int dw_mdio_reset(struct mii_dev *bus)
  73. {
  74. struct udevice *dev = bus->priv;
  75. struct dw_eth_dev *priv = dev_get_priv(dev);
  76. struct dw_eth_pdata *pdata = dev_get_platdata(dev);
  77. int ret;
  78. if (!dm_gpio_is_valid(&priv->reset_gpio))
  79. return 0;
  80. /* reset the phy */
  81. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  82. if (ret)
  83. return ret;
  84. udelay(pdata->reset_delays[0]);
  85. ret = dm_gpio_set_value(&priv->reset_gpio, 1);
  86. if (ret)
  87. return ret;
  88. udelay(pdata->reset_delays[1]);
  89. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  90. if (ret)
  91. return ret;
  92. udelay(pdata->reset_delays[2]);
  93. return 0;
  94. }
  95. #endif
  96. static int dw_mdio_init(const char *name, void *priv)
  97. {
  98. struct mii_dev *bus = mdio_alloc();
  99. if (!bus) {
  100. printf("Failed to allocate MDIO bus\n");
  101. return -ENOMEM;
  102. }
  103. bus->read = dw_mdio_read;
  104. bus->write = dw_mdio_write;
  105. snprintf(bus->name, sizeof(bus->name), "%s", name);
  106. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  107. bus->reset = dw_mdio_reset;
  108. #endif
  109. bus->priv = priv;
  110. return mdio_register(bus);
  111. }
  112. static void tx_descs_init(struct dw_eth_dev *priv)
  113. {
  114. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  115. struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
  116. char *txbuffs = &priv->txbuffs[0];
  117. struct dmamacdescr *desc_p;
  118. u32 idx;
  119. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  120. desc_p = &desc_table_p[idx];
  121. desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
  122. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  123. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  124. desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
  125. DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
  126. DESC_TXSTS_TXCHECKINSCTRL |
  127. DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
  128. desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
  129. desc_p->dmamac_cntl = 0;
  130. desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
  131. #else
  132. desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
  133. desc_p->txrx_status = 0;
  134. #endif
  135. }
  136. /* Correcting the last pointer of the chain */
  137. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  138. /* Flush all Tx buffer descriptors at once */
  139. flush_dcache_range((ulong)priv->tx_mac_descrtable,
  140. (ulong)priv->tx_mac_descrtable +
  141. sizeof(priv->tx_mac_descrtable));
  142. writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
  143. priv->tx_currdescnum = 0;
  144. }
  145. static void rx_descs_init(struct dw_eth_dev *priv)
  146. {
  147. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  148. struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
  149. char *rxbuffs = &priv->rxbuffs[0];
  150. struct dmamacdescr *desc_p;
  151. u32 idx;
  152. /* Before passing buffers to GMAC we need to make sure zeros
  153. * written there right after "priv" structure allocation were
  154. * flushed into RAM.
  155. * Otherwise there's a chance to get some of them flushed in RAM when
  156. * GMAC is already pushing data to RAM via DMA. This way incoming from
  157. * GMAC data will be corrupted. */
  158. flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
  159. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  160. desc_p = &desc_table_p[idx];
  161. desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
  162. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  163. desc_p->dmamac_cntl =
  164. (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
  165. DESC_RXCTRL_RXCHAIN;
  166. desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
  167. }
  168. /* Correcting the last pointer of the chain */
  169. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  170. /* Flush all Rx buffer descriptors at once */
  171. flush_dcache_range((ulong)priv->rx_mac_descrtable,
  172. (ulong)priv->rx_mac_descrtable +
  173. sizeof(priv->rx_mac_descrtable));
  174. writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
  175. priv->rx_currdescnum = 0;
  176. }
  177. static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
  178. {
  179. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  180. u32 macid_lo, macid_hi;
  181. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  182. (mac_id[3] << 24);
  183. macid_hi = mac_id[4] + (mac_id[5] << 8);
  184. writel(macid_hi, &mac_p->macaddr0hi);
  185. writel(macid_lo, &mac_p->macaddr0lo);
  186. return 0;
  187. }
  188. static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
  189. struct phy_device *phydev)
  190. {
  191. u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
  192. if (!phydev->link) {
  193. printf("%s: No link.\n", phydev->dev->name);
  194. return 0;
  195. }
  196. if (phydev->speed != 1000)
  197. conf |= MII_PORTSELECT;
  198. else
  199. conf &= ~MII_PORTSELECT;
  200. if (phydev->speed == 100)
  201. conf |= FES_100;
  202. if (phydev->duplex)
  203. conf |= FULLDPLXMODE;
  204. writel(conf, &mac_p->conf);
  205. printf("Speed: %d, %s duplex%s\n", phydev->speed,
  206. (phydev->duplex) ? "full" : "half",
  207. (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
  208. return 0;
  209. }
  210. static void _dw_eth_halt(struct dw_eth_dev *priv)
  211. {
  212. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  213. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  214. writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
  215. writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
  216. phy_shutdown(priv->phydev);
  217. }
  218. int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
  219. {
  220. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  221. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  222. unsigned int start;
  223. int ret;
  224. writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
  225. /*
  226. * When a MII PHY is used, we must set the PS bit for the DMA
  227. * reset to succeed.
  228. */
  229. if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
  230. writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
  231. else
  232. writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
  233. start = get_timer(0);
  234. while (readl(&dma_p->busmode) & DMAMAC_SRST) {
  235. if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
  236. printf("DMA reset timeout\n");
  237. return -ETIMEDOUT;
  238. }
  239. mdelay(100);
  240. };
  241. /*
  242. * Soft reset above clears HW address registers.
  243. * So we have to set it here once again.
  244. */
  245. _dw_write_hwaddr(priv, enetaddr);
  246. rx_descs_init(priv);
  247. tx_descs_init(priv);
  248. writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
  249. #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
  250. writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
  251. &dma_p->opmode);
  252. #else
  253. writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
  254. &dma_p->opmode);
  255. #endif
  256. writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
  257. #ifdef CONFIG_DW_AXI_BURST_LEN
  258. writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
  259. #endif
  260. /* Start up the PHY */
  261. ret = phy_startup(priv->phydev);
  262. if (ret) {
  263. printf("Could not initialize PHY %s\n",
  264. priv->phydev->dev->name);
  265. return ret;
  266. }
  267. ret = dw_adjust_link(priv, mac_p, priv->phydev);
  268. if (ret)
  269. return ret;
  270. return 0;
  271. }
  272. int designware_eth_enable(struct dw_eth_dev *priv)
  273. {
  274. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  275. if (!priv->phydev->link)
  276. return -EIO;
  277. writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
  278. return 0;
  279. }
  280. #define ETH_ZLEN 60
  281. static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
  282. {
  283. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  284. u32 desc_num = priv->tx_currdescnum;
  285. struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
  286. ulong desc_start = (ulong)desc_p;
  287. ulong desc_end = desc_start +
  288. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  289. ulong data_start = desc_p->dmamac_addr;
  290. ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  291. /*
  292. * Strictly we only need to invalidate the "txrx_status" field
  293. * for the following check, but on some platforms we cannot
  294. * invalidate only 4 bytes, so we flush the entire descriptor,
  295. * which is 16 bytes in total. This is safe because the
  296. * individual descriptors in the array are each aligned to
  297. * ARCH_DMA_MINALIGN and padded appropriately.
  298. */
  299. invalidate_dcache_range(desc_start, desc_end);
  300. /* Check if the descriptor is owned by CPU */
  301. if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
  302. printf("CPU not owner of tx frame\n");
  303. return -EPERM;
  304. }
  305. length = max(length, ETH_ZLEN);
  306. memcpy((void *)data_start, packet, length);
  307. /* Flush data to be sent */
  308. flush_dcache_range(data_start, data_end);
  309. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  310. desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
  311. desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) &
  312. DESC_TXCTRL_SIZE1MASK;
  313. desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
  314. desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
  315. #else
  316. desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) &
  317. DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
  318. DESC_TXCTRL_TXFIRST;
  319. desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
  320. #endif
  321. /* Flush modified buffer descriptor */
  322. flush_dcache_range(desc_start, desc_end);
  323. /* Test the wrap-around condition. */
  324. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  325. desc_num = 0;
  326. priv->tx_currdescnum = desc_num;
  327. /* Start the transmission */
  328. writel(POLL_DATA, &dma_p->txpolldemand);
  329. return 0;
  330. }
  331. static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
  332. {
  333. u32 status, desc_num = priv->rx_currdescnum;
  334. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  335. int length = -EAGAIN;
  336. ulong desc_start = (ulong)desc_p;
  337. ulong desc_end = desc_start +
  338. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  339. ulong data_start = desc_p->dmamac_addr;
  340. ulong data_end;
  341. /* Invalidate entire buffer descriptor */
  342. invalidate_dcache_range(desc_start, desc_end);
  343. status = desc_p->txrx_status;
  344. /* Check if the owner is the CPU */
  345. if (!(status & DESC_RXSTS_OWNBYDMA)) {
  346. length = (status & DESC_RXSTS_FRMLENMSK) >>
  347. DESC_RXSTS_FRMLENSHFT;
  348. /* Invalidate received data */
  349. data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  350. invalidate_dcache_range(data_start, data_end);
  351. *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
  352. }
  353. return length;
  354. }
  355. static int _dw_free_pkt(struct dw_eth_dev *priv)
  356. {
  357. u32 desc_num = priv->rx_currdescnum;
  358. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  359. ulong desc_start = (ulong)desc_p;
  360. ulong desc_end = desc_start +
  361. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  362. /*
  363. * Make the current descriptor valid again and go to
  364. * the next one
  365. */
  366. desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
  367. /* Flush only status field - others weren't changed */
  368. flush_dcache_range(desc_start, desc_end);
  369. /* Test the wrap-around condition. */
  370. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  371. desc_num = 0;
  372. priv->rx_currdescnum = desc_num;
  373. return 0;
  374. }
  375. static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
  376. {
  377. struct phy_device *phydev;
  378. int mask = 0xffffffff, ret;
  379. #ifdef CONFIG_PHY_ADDR
  380. mask = 1 << CONFIG_PHY_ADDR;
  381. #endif
  382. phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
  383. if (!phydev)
  384. return -ENODEV;
  385. phy_connect_dev(phydev, dev);
  386. phydev->supported &= PHY_GBIT_FEATURES;
  387. if (priv->max_speed) {
  388. ret = phy_set_supported(phydev, priv->max_speed);
  389. if (ret)
  390. return ret;
  391. }
  392. phydev->advertising = phydev->supported;
  393. priv->phydev = phydev;
  394. phy_config(phydev);
  395. return 0;
  396. }
  397. #ifndef CONFIG_DM_ETH
  398. static int dw_eth_init(struct eth_device *dev, bd_t *bis)
  399. {
  400. int ret;
  401. ret = designware_eth_init(dev->priv, dev->enetaddr);
  402. if (!ret)
  403. ret = designware_eth_enable(dev->priv);
  404. return ret;
  405. }
  406. static int dw_eth_send(struct eth_device *dev, void *packet, int length)
  407. {
  408. return _dw_eth_send(dev->priv, packet, length);
  409. }
  410. static int dw_eth_recv(struct eth_device *dev)
  411. {
  412. uchar *packet;
  413. int length;
  414. length = _dw_eth_recv(dev->priv, &packet);
  415. if (length == -EAGAIN)
  416. return 0;
  417. net_process_received_packet(packet, length);
  418. _dw_free_pkt(dev->priv);
  419. return 0;
  420. }
  421. static void dw_eth_halt(struct eth_device *dev)
  422. {
  423. return _dw_eth_halt(dev->priv);
  424. }
  425. static int dw_write_hwaddr(struct eth_device *dev)
  426. {
  427. return _dw_write_hwaddr(dev->priv, dev->enetaddr);
  428. }
  429. int designware_initialize(ulong base_addr, u32 interface)
  430. {
  431. struct eth_device *dev;
  432. struct dw_eth_dev *priv;
  433. dev = (struct eth_device *) malloc(sizeof(struct eth_device));
  434. if (!dev)
  435. return -ENOMEM;
  436. /*
  437. * Since the priv structure contains the descriptors which need a strict
  438. * buswidth alignment, memalign is used to allocate memory
  439. */
  440. priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
  441. sizeof(struct dw_eth_dev));
  442. if (!priv) {
  443. free(dev);
  444. return -ENOMEM;
  445. }
  446. if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
  447. printf("designware: buffers are outside DMA memory\n");
  448. return -EINVAL;
  449. }
  450. memset(dev, 0, sizeof(struct eth_device));
  451. memset(priv, 0, sizeof(struct dw_eth_dev));
  452. sprintf(dev->name, "dwmac.%lx", base_addr);
  453. dev->iobase = (int)base_addr;
  454. dev->priv = priv;
  455. priv->dev = dev;
  456. priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
  457. priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
  458. DW_DMA_BASE_OFFSET);
  459. dev->init = dw_eth_init;
  460. dev->send = dw_eth_send;
  461. dev->recv = dw_eth_recv;
  462. dev->halt = dw_eth_halt;
  463. dev->write_hwaddr = dw_write_hwaddr;
  464. eth_register(dev);
  465. priv->interface = interface;
  466. dw_mdio_init(dev->name, priv->mac_regs_p);
  467. priv->bus = miiphy_get_dev_by_name(dev->name);
  468. return dw_phy_init(priv, dev);
  469. }
  470. #endif
  471. #ifdef CONFIG_DM_ETH
  472. static int designware_eth_start(struct udevice *dev)
  473. {
  474. struct eth_pdata *pdata = dev_get_platdata(dev);
  475. struct dw_eth_dev *priv = dev_get_priv(dev);
  476. int ret;
  477. ret = designware_eth_init(priv, pdata->enetaddr);
  478. if (ret)
  479. return ret;
  480. ret = designware_eth_enable(priv);
  481. if (ret)
  482. return ret;
  483. return 0;
  484. }
  485. int designware_eth_send(struct udevice *dev, void *packet, int length)
  486. {
  487. struct dw_eth_dev *priv = dev_get_priv(dev);
  488. return _dw_eth_send(priv, packet, length);
  489. }
  490. int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  491. {
  492. struct dw_eth_dev *priv = dev_get_priv(dev);
  493. return _dw_eth_recv(priv, packetp);
  494. }
  495. int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
  496. {
  497. struct dw_eth_dev *priv = dev_get_priv(dev);
  498. return _dw_free_pkt(priv);
  499. }
  500. void designware_eth_stop(struct udevice *dev)
  501. {
  502. struct dw_eth_dev *priv = dev_get_priv(dev);
  503. return _dw_eth_halt(priv);
  504. }
  505. int designware_eth_write_hwaddr(struct udevice *dev)
  506. {
  507. struct eth_pdata *pdata = dev_get_platdata(dev);
  508. struct dw_eth_dev *priv = dev_get_priv(dev);
  509. return _dw_write_hwaddr(priv, pdata->enetaddr);
  510. }
  511. static int designware_eth_bind(struct udevice *dev)
  512. {
  513. #ifdef CONFIG_DM_PCI
  514. static int num_cards;
  515. char name[20];
  516. /* Create a unique device name for PCI type devices */
  517. if (device_is_on_pci_bus(dev)) {
  518. sprintf(name, "eth_designware#%u", num_cards++);
  519. device_set_name(dev, name);
  520. }
  521. #endif
  522. return 0;
  523. }
  524. int designware_eth_probe(struct udevice *dev)
  525. {
  526. struct eth_pdata *pdata = dev_get_platdata(dev);
  527. struct dw_eth_dev *priv = dev_get_priv(dev);
  528. u32 iobase = pdata->iobase;
  529. ulong ioaddr;
  530. int ret;
  531. struct reset_ctl_bulk reset_bulk;
  532. #ifdef CONFIG_CLK
  533. int i, err, clock_nb;
  534. priv->clock_count = 0;
  535. clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells");
  536. if (clock_nb > 0) {
  537. priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
  538. GFP_KERNEL);
  539. if (!priv->clocks)
  540. return -ENOMEM;
  541. for (i = 0; i < clock_nb; i++) {
  542. err = clk_get_by_index(dev, i, &priv->clocks[i]);
  543. if (err < 0)
  544. break;
  545. err = clk_enable(&priv->clocks[i]);
  546. if (err && err != -ENOSYS && err != -ENOTSUPP) {
  547. pr_err("failed to enable clock %d\n", i);
  548. clk_free(&priv->clocks[i]);
  549. goto clk_err;
  550. }
  551. priv->clock_count++;
  552. }
  553. } else if (clock_nb != -ENOENT) {
  554. pr_err("failed to get clock phandle(%d)\n", clock_nb);
  555. return clock_nb;
  556. }
  557. #endif
  558. #if defined(CONFIG_DM_REGULATOR)
  559. struct udevice *phy_supply;
  560. ret = device_get_supply_regulator(dev, "phy-supply",
  561. &phy_supply);
  562. if (ret) {
  563. debug("%s: No phy supply\n", dev->name);
  564. } else {
  565. ret = regulator_set_enable(phy_supply, true);
  566. if (ret) {
  567. puts("Error enabling phy supply\n");
  568. return ret;
  569. }
  570. }
  571. #endif
  572. ret = reset_get_bulk(dev, &reset_bulk);
  573. if (ret)
  574. dev_warn(dev, "Can't get reset: %d\n", ret);
  575. else
  576. reset_deassert_bulk(&reset_bulk);
  577. #ifdef CONFIG_DM_PCI
  578. /*
  579. * If we are on PCI bus, either directly attached to a PCI root port,
  580. * or via a PCI bridge, fill in platdata before we probe the hardware.
  581. */
  582. if (device_is_on_pci_bus(dev)) {
  583. dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
  584. iobase &= PCI_BASE_ADDRESS_MEM_MASK;
  585. iobase = dm_pci_mem_to_phys(dev, iobase);
  586. pdata->iobase = iobase;
  587. pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
  588. }
  589. #endif
  590. debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
  591. ioaddr = iobase;
  592. priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
  593. priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
  594. priv->interface = pdata->phy_interface;
  595. priv->max_speed = pdata->max_speed;
  596. dw_mdio_init(dev->name, dev);
  597. priv->bus = miiphy_get_dev_by_name(dev->name);
  598. ret = dw_phy_init(priv, dev);
  599. debug("%s, ret=%d\n", __func__, ret);
  600. return ret;
  601. #ifdef CONFIG_CLK
  602. clk_err:
  603. ret = clk_release_all(priv->clocks, priv->clock_count);
  604. if (ret)
  605. pr_err("failed to disable all clocks\n");
  606. return err;
  607. #endif
  608. }
  609. static int designware_eth_remove(struct udevice *dev)
  610. {
  611. struct dw_eth_dev *priv = dev_get_priv(dev);
  612. free(priv->phydev);
  613. mdio_unregister(priv->bus);
  614. mdio_free(priv->bus);
  615. #ifdef CONFIG_CLK
  616. return clk_release_all(priv->clocks, priv->clock_count);
  617. #else
  618. return 0;
  619. #endif
  620. }
  621. const struct eth_ops designware_eth_ops = {
  622. .start = designware_eth_start,
  623. .send = designware_eth_send,
  624. .recv = designware_eth_recv,
  625. .free_pkt = designware_eth_free_pkt,
  626. .stop = designware_eth_stop,
  627. .write_hwaddr = designware_eth_write_hwaddr,
  628. };
  629. int designware_eth_ofdata_to_platdata(struct udevice *dev)
  630. {
  631. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  632. #ifdef CONFIG_DM_GPIO
  633. struct dw_eth_dev *priv = dev_get_priv(dev);
  634. #endif
  635. struct eth_pdata *pdata = &dw_pdata->eth_pdata;
  636. const char *phy_mode;
  637. #ifdef CONFIG_DM_GPIO
  638. int reset_flags = GPIOD_IS_OUT;
  639. #endif
  640. int ret = 0;
  641. pdata->iobase = dev_read_addr(dev);
  642. pdata->phy_interface = -1;
  643. phy_mode = dev_read_string(dev, "phy-mode");
  644. if (phy_mode)
  645. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  646. if (pdata->phy_interface == -1) {
  647. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  648. return -EINVAL;
  649. }
  650. pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
  651. #ifdef CONFIG_DM_GPIO
  652. if (dev_read_bool(dev, "snps,reset-active-low"))
  653. reset_flags |= GPIOD_ACTIVE_LOW;
  654. ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
  655. &priv->reset_gpio, reset_flags);
  656. if (ret == 0) {
  657. ret = dev_read_u32_array(dev, "snps,reset-delays-us",
  658. dw_pdata->reset_delays, 3);
  659. } else if (ret == -ENOENT) {
  660. ret = 0;
  661. }
  662. #endif
  663. return ret;
  664. }
  665. static const struct udevice_id designware_eth_ids[] = {
  666. { .compatible = "allwinner,sun7i-a20-gmac" },
  667. { .compatible = "altr,socfpga-stmmac" },
  668. { .compatible = "amlogic,meson6-dwmac" },
  669. { .compatible = "amlogic,meson-gx-dwmac" },
  670. { .compatible = "st,stm32-dwmac" },
  671. { }
  672. };
  673. U_BOOT_DRIVER(eth_designware) = {
  674. .name = "eth_designware",
  675. .id = UCLASS_ETH,
  676. .of_match = designware_eth_ids,
  677. .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
  678. .bind = designware_eth_bind,
  679. .probe = designware_eth_probe,
  680. .remove = designware_eth_remove,
  681. .ops = &designware_eth_ops,
  682. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  683. .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
  684. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  685. };
  686. static struct pci_device_id supported[] = {
  687. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
  688. { }
  689. };
  690. U_BOOT_PCI_DEVICE(eth_designware, supported);
  691. #endif