zynq_sdhci.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2013 - 2015 Xilinx, Inc.
  4. *
  5. * Xilinx Zynq SD Host Controller Interface
  6. */
  7. #include <clk.h>
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <fdtdec.h>
  11. #include "mmc_private.h"
  12. #include <linux/libfdt.h>
  13. #include <malloc.h>
  14. #include <sdhci.h>
  15. #include <zynqmp_tap_delay.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. struct arasan_sdhci_plat {
  18. struct mmc_config cfg;
  19. struct mmc mmc;
  20. unsigned int f_max;
  21. };
  22. struct arasan_sdhci_priv {
  23. struct sdhci_host *host;
  24. u8 deviceid;
  25. u8 bank;
  26. u8 no_1p8;
  27. bool pwrseq;
  28. };
  29. #if defined(CONFIG_ARCH_ZYNQMP)
  30. #define MMC_HS200_BUS_SPEED 5
  31. static const u8 mode2timing[] = {
  32. [MMC_LEGACY] = UHS_SDR12_BUS_SPEED,
  33. [SD_LEGACY] = UHS_SDR12_BUS_SPEED,
  34. [MMC_HS] = HIGH_SPEED_BUS_SPEED,
  35. [SD_HS] = HIGH_SPEED_BUS_SPEED,
  36. [MMC_HS_52] = HIGH_SPEED_BUS_SPEED,
  37. [MMC_DDR_52] = HIGH_SPEED_BUS_SPEED,
  38. [UHS_SDR12] = UHS_SDR12_BUS_SPEED,
  39. [UHS_SDR25] = UHS_SDR25_BUS_SPEED,
  40. [UHS_SDR50] = UHS_SDR50_BUS_SPEED,
  41. [UHS_DDR50] = UHS_DDR50_BUS_SPEED,
  42. [UHS_SDR104] = UHS_SDR104_BUS_SPEED,
  43. [MMC_HS_200] = MMC_HS200_BUS_SPEED,
  44. };
  45. #define SDHCI_HOST_CTRL2 0x3E
  46. #define SDHCI_CTRL2_MODE_MASK 0x7
  47. #define SDHCI_18V_SIGNAL 0x8
  48. #define SDHCI_CTRL_EXEC_TUNING 0x0040
  49. #define SDHCI_CTRL_TUNED_CLK 0x80
  50. #define SDHCI_TUNING_LOOP_COUNT 40
  51. static void arasan_zynqmp_dll_reset(struct sdhci_host *host, u8 deviceid)
  52. {
  53. u16 clk;
  54. unsigned long timeout;
  55. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  56. clk &= ~(SDHCI_CLOCK_CARD_EN);
  57. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  58. /* Issue DLL Reset */
  59. zynqmp_dll_reset(deviceid);
  60. /* Wait max 20 ms */
  61. timeout = 100;
  62. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  63. & SDHCI_CLOCK_INT_STABLE)) {
  64. if (timeout == 0) {
  65. dev_err(mmc_dev(host->mmc),
  66. ": Internal clock never stabilised.\n");
  67. return;
  68. }
  69. timeout--;
  70. udelay(1000);
  71. }
  72. clk |= SDHCI_CLOCK_CARD_EN;
  73. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  74. }
  75. static int arasan_sdhci_execute_tuning(struct mmc *mmc, u8 opcode)
  76. {
  77. struct mmc_cmd cmd;
  78. struct mmc_data data;
  79. u32 ctrl;
  80. struct sdhci_host *host;
  81. struct arasan_sdhci_priv *priv = dev_get_priv(mmc->dev);
  82. char tuning_loop_counter = SDHCI_TUNING_LOOP_COUNT;
  83. u8 deviceid;
  84. debug("%s\n", __func__);
  85. host = priv->host;
  86. deviceid = priv->deviceid;
  87. ctrl = sdhci_readw(host, SDHCI_HOST_CTRL2);
  88. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  89. sdhci_writew(host, ctrl, SDHCI_HOST_CTRL2);
  90. mdelay(1);
  91. arasan_zynqmp_dll_reset(host, deviceid);
  92. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  93. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  94. do {
  95. cmd.cmdidx = opcode;
  96. cmd.resp_type = MMC_RSP_R1;
  97. cmd.cmdarg = 0;
  98. data.blocksize = 64;
  99. data.blocks = 1;
  100. data.flags = MMC_DATA_READ;
  101. if (tuning_loop_counter-- == 0)
  102. break;
  103. if (cmd.cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200 &&
  104. mmc->bus_width == 8)
  105. data.blocksize = 128;
  106. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  107. data.blocksize),
  108. SDHCI_BLOCK_SIZE);
  109. sdhci_writew(host, data.blocks, SDHCI_BLOCK_COUNT);
  110. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  111. mmc_send_cmd(mmc, &cmd, NULL);
  112. ctrl = sdhci_readw(host, SDHCI_HOST_CTRL2);
  113. if (cmd.cmdidx == MMC_CMD_SEND_TUNING_BLOCK)
  114. udelay(1);
  115. } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
  116. if (tuning_loop_counter < 0) {
  117. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  118. sdhci_writel(host, ctrl, SDHCI_HOST_CTRL2);
  119. }
  120. if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
  121. printf("%s:Tuning failed\n", __func__);
  122. return -1;
  123. }
  124. udelay(1);
  125. arasan_zynqmp_dll_reset(host, deviceid);
  126. /* Enable only interrupts served by the SD controller */
  127. sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
  128. SDHCI_INT_ENABLE);
  129. /* Mask all sdhci interrupt sources */
  130. sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
  131. return 0;
  132. }
  133. static void arasan_sdhci_set_tapdelay(struct sdhci_host *host)
  134. {
  135. struct arasan_sdhci_priv *priv = dev_get_priv(host->mmc->dev);
  136. struct mmc *mmc = (struct mmc *)host->mmc;
  137. u8 uhsmode;
  138. uhsmode = mode2timing[mmc->selected_mode];
  139. if (uhsmode >= UHS_SDR25_BUS_SPEED)
  140. arasan_zynqmp_set_tapdelay(priv->deviceid, uhsmode,
  141. priv->bank);
  142. }
  143. static void arasan_sdhci_set_control_reg(struct sdhci_host *host)
  144. {
  145. struct mmc *mmc = (struct mmc *)host->mmc;
  146. u32 reg;
  147. if (!IS_SD(mmc))
  148. return;
  149. if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
  150. reg = sdhci_readw(host, SDHCI_HOST_CTRL2);
  151. reg |= SDHCI_18V_SIGNAL;
  152. sdhci_writew(host, reg, SDHCI_HOST_CTRL2);
  153. }
  154. if (mmc->selected_mode > SD_HS &&
  155. mmc->selected_mode <= UHS_DDR50) {
  156. reg = sdhci_readw(host, SDHCI_HOST_CTRL2);
  157. reg &= ~SDHCI_CTRL2_MODE_MASK;
  158. switch (mmc->selected_mode) {
  159. case UHS_SDR12:
  160. reg |= UHS_SDR12_BUS_SPEED;
  161. break;
  162. case UHS_SDR25:
  163. reg |= UHS_SDR25_BUS_SPEED;
  164. break;
  165. case UHS_SDR50:
  166. reg |= UHS_SDR50_BUS_SPEED;
  167. break;
  168. case UHS_SDR104:
  169. reg |= UHS_SDR104_BUS_SPEED;
  170. break;
  171. case UHS_DDR50:
  172. reg |= UHS_DDR50_BUS_SPEED;
  173. break;
  174. default:
  175. break;
  176. }
  177. sdhci_writew(host, reg, SDHCI_HOST_CTRL2);
  178. }
  179. }
  180. #endif
  181. #if defined(CONFIG_DM_MMC) && defined(CONFIG_ARCH_ZYNQMP)
  182. const struct sdhci_ops arasan_ops = {
  183. .platform_execute_tuning = &arasan_sdhci_execute_tuning,
  184. .set_delay = &arasan_sdhci_set_tapdelay,
  185. .set_control_reg = &arasan_sdhci_set_control_reg,
  186. };
  187. #endif
  188. static int arasan_sdhci_probe(struct udevice *dev)
  189. {
  190. struct arasan_sdhci_plat *plat = dev_get_platdata(dev);
  191. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  192. struct arasan_sdhci_priv *priv = dev_get_priv(dev);
  193. struct sdhci_host *host;
  194. struct clk clk;
  195. unsigned long clock;
  196. int ret;
  197. host = priv->host;
  198. ret = clk_get_by_index(dev, 0, &clk);
  199. if (ret < 0) {
  200. dev_err(dev, "failed to get clock\n");
  201. return ret;
  202. }
  203. clock = clk_get_rate(&clk);
  204. if (IS_ERR_VALUE(clock)) {
  205. dev_err(dev, "failed to get rate\n");
  206. return clock;
  207. }
  208. debug("%s: CLK %ld\n", __func__, clock);
  209. ret = clk_enable(&clk);
  210. if (ret && ret != -ENOSYS) {
  211. dev_err(dev, "failed to enable clock\n");
  212. return ret;
  213. }
  214. host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD |
  215. SDHCI_QUIRK_BROKEN_R1B;
  216. #ifdef CONFIG_ZYNQ_HISPD_BROKEN
  217. host->quirks |= SDHCI_QUIRK_BROKEN_HISPD_MODE;
  218. #endif
  219. if (priv->no_1p8)
  220. host->quirks |= SDHCI_QUIRK_NO_1_8_V;
  221. host->max_clk = clock;
  222. ret = sdhci_setup_cfg(&plat->cfg, host, plat->f_max,
  223. CONFIG_ZYNQ_SDHCI_MIN_FREQ);
  224. host->mmc = &plat->mmc;
  225. if (ret)
  226. return ret;
  227. host->mmc->priv = host;
  228. host->mmc->dev = dev;
  229. upriv->mmc = host->mmc;
  230. return sdhci_probe(dev);
  231. }
  232. static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev)
  233. {
  234. struct arasan_sdhci_plat *plat = dev_get_platdata(dev);
  235. struct arasan_sdhci_priv *priv = dev_get_priv(dev);
  236. priv->host = calloc(1, sizeof(struct sdhci_host));
  237. if (!priv->host)
  238. return -1;
  239. priv->host->name = dev->name;
  240. #if defined(CONFIG_DM_MMC) && defined(CONFIG_ARCH_ZYNQMP)
  241. priv->host->ops = &arasan_ops;
  242. #endif
  243. priv->host->ioaddr = (void *)dev_read_addr(dev);
  244. if (IS_ERR(priv->host->ioaddr))
  245. return PTR_ERR(priv->host->ioaddr);
  246. priv->deviceid = dev_read_u32_default(dev, "xlnx,device_id", -1);
  247. priv->bank = dev_read_u32_default(dev, "xlnx,mio_bank", -1);
  248. priv->no_1p8 = dev_read_bool(dev, "no-1-8-v");
  249. plat->f_max = dev_read_u32_default(dev, "max-frequency",
  250. CONFIG_ZYNQ_SDHCI_MAX_FREQ);
  251. return 0;
  252. }
  253. static int arasan_sdhci_bind(struct udevice *dev)
  254. {
  255. struct arasan_sdhci_plat *plat = dev_get_platdata(dev);
  256. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  257. }
  258. static const struct udevice_id arasan_sdhci_ids[] = {
  259. { .compatible = "arasan,sdhci-8.9a" },
  260. { }
  261. };
  262. U_BOOT_DRIVER(arasan_sdhci_drv) = {
  263. .name = "arasan_sdhci",
  264. .id = UCLASS_MMC,
  265. .of_match = arasan_sdhci_ids,
  266. .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata,
  267. .ops = &sdhci_ops,
  268. .bind = arasan_sdhci_bind,
  269. .probe = arasan_sdhci_probe,
  270. .priv_auto_alloc_size = sizeof(struct arasan_sdhci_priv),
  271. .platdata_auto_alloc_size = sizeof(struct arasan_sdhci_plat),
  272. };