rockchip_sdhci.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd
  4. *
  5. * Rockchip SD Host Controller Interface
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <linux/libfdt.h>
  11. #include <malloc.h>
  12. #include <mapmem.h>
  13. #include <sdhci.h>
  14. #include <clk.h>
  15. /* 400KHz is max freq for card ID etc. Use that as min */
  16. #define EMMC_MIN_FREQ 400000
  17. struct rockchip_sdhc_plat {
  18. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  19. struct dtd_rockchip_rk3399_sdhci_5_1 dtplat;
  20. #endif
  21. struct mmc_config cfg;
  22. struct mmc mmc;
  23. };
  24. struct rockchip_sdhc {
  25. struct sdhci_host host;
  26. void *base;
  27. };
  28. static int arasan_sdhci_probe(struct udevice *dev)
  29. {
  30. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  31. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  32. struct rockchip_sdhc *prv = dev_get_priv(dev);
  33. struct sdhci_host *host = &prv->host;
  34. int max_frequency, ret;
  35. struct clk clk;
  36. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  37. struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat;
  38. host->name = dev->name;
  39. host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
  40. max_frequency = dtplat->max_frequency;
  41. ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk);
  42. #else
  43. max_frequency = dev_read_u32_default(dev, "max-frequency", 0);
  44. ret = clk_get_by_index(dev, 0, &clk);
  45. #endif
  46. if (!ret) {
  47. ret = clk_set_rate(&clk, max_frequency);
  48. if (IS_ERR_VALUE(ret))
  49. printf("%s clk set rate fail!\n", __func__);
  50. } else {
  51. printf("%s fail to get clk\n", __func__);
  52. }
  53. host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
  54. host->max_clk = max_frequency;
  55. /*
  56. * The sdhci-driver only supports 4bit and 8bit, as sdhci_setup_cfg
  57. * doesn't allow us to clear MMC_MODE_4BIT. Consequently, we don't
  58. * check for other bus-width values.
  59. */
  60. if (host->bus_width == 8)
  61. host->host_caps |= MMC_MODE_8BIT;
  62. ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ);
  63. host->mmc = &plat->mmc;
  64. if (ret)
  65. return ret;
  66. host->mmc->priv = &prv->host;
  67. host->mmc->dev = dev;
  68. upriv->mmc = host->mmc;
  69. return sdhci_probe(dev);
  70. }
  71. static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev)
  72. {
  73. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  74. struct sdhci_host *host = dev_get_priv(dev);
  75. host->name = dev->name;
  76. host->ioaddr = dev_read_addr_ptr(dev);
  77. host->bus_width = dev_read_u32_default(dev, "bus-width", 4);
  78. #endif
  79. return 0;
  80. }
  81. static int rockchip_sdhci_bind(struct udevice *dev)
  82. {
  83. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  84. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  85. }
  86. static const struct udevice_id arasan_sdhci_ids[] = {
  87. { .compatible = "arasan,sdhci-5.1" },
  88. { }
  89. };
  90. U_BOOT_DRIVER(arasan_sdhci_drv) = {
  91. .name = "rockchip_rk3399_sdhci_5_1",
  92. .id = UCLASS_MMC,
  93. .of_match = arasan_sdhci_ids,
  94. .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata,
  95. .ops = &sdhci_ops,
  96. .bind = rockchip_sdhci_bind,
  97. .probe = arasan_sdhci_probe,
  98. .priv_auto_alloc_size = sizeof(struct rockchip_sdhc),
  99. .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat),
  100. };