renesas-sdhi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <clk.h>
  7. #include <fdtdec.h>
  8. #include <mmc.h>
  9. #include <dm.h>
  10. #include <linux/compat.h>
  11. #include <linux/dma-direction.h>
  12. #include <linux/io.h>
  13. #include <linux/sizes.h>
  14. #include <power/regulator.h>
  15. #include <asm/unaligned.h>
  16. #include "tmio-common.h"
  17. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  18. /* SCC registers */
  19. #define RENESAS_SDHI_SCC_DTCNTL 0x800
  20. #define RENESAS_SDHI_SCC_DTCNTL_TAPEN BIT(0)
  21. #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16
  22. #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff
  23. #define RENESAS_SDHI_SCC_TAPSET 0x804
  24. #define RENESAS_SDHI_SCC_DT2FF 0x808
  25. #define RENESAS_SDHI_SCC_CKSEL 0x80c
  26. #define RENESAS_SDHI_SCC_CKSEL_DTSEL BIT(0)
  27. #define RENESAS_SDHI_SCC_RVSCNTL 0x810
  28. #define RENESAS_SDHI_SCC_RVSCNTL_RVSEN BIT(0)
  29. #define RENESAS_SDHI_SCC_RVSREQ 0x814
  30. #define RENESAS_SDHI_SCC_RVSREQ_RVSERR BIT(2)
  31. #define RENESAS_SDHI_SCC_SMPCMP 0x818
  32. #define RENESAS_SDHI_SCC_TMPPORT2 0x81c
  33. #define RENESAS_SDHI_SCC_TMPPORT2_HS400EN BIT(31)
  34. #define RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL BIT(4)
  35. #define RENESAS_SDHI_MAX_TAP 3
  36. static unsigned int renesas_sdhi_init_tuning(struct tmio_sd_priv *priv)
  37. {
  38. u32 reg;
  39. /* Initialize SCC */
  40. tmio_sd_writel(priv, 0, TMIO_SD_INFO1);
  41. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  42. reg &= ~TMIO_SD_CLKCTL_SCLKEN;
  43. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  44. /* Set sampling clock selection range */
  45. tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) |
  46. RENESAS_SDHI_SCC_DTCNTL_TAPEN,
  47. RENESAS_SDHI_SCC_DTCNTL);
  48. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
  49. reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
  50. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
  51. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  52. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  53. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  54. tmio_sd_writel(priv, 0x300 /* scc_tappos */,
  55. RENESAS_SDHI_SCC_DT2FF);
  56. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  57. reg |= TMIO_SD_CLKCTL_SCLKEN;
  58. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  59. /* Read TAPNUM */
  60. return (tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL) >>
  61. RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
  62. RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK;
  63. }
  64. static void renesas_sdhi_reset_tuning(struct tmio_sd_priv *priv)
  65. {
  66. u32 reg;
  67. /* Reset SCC */
  68. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  69. reg &= ~TMIO_SD_CLKCTL_SCLKEN;
  70. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  71. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
  72. reg &= ~RENESAS_SDHI_SCC_CKSEL_DTSEL;
  73. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
  74. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2);
  75. reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
  76. RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL);
  77. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2);
  78. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  79. reg |= TMIO_SD_CLKCTL_SCLKEN;
  80. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  81. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  82. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  83. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  84. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  85. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  86. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  87. }
  88. static void renesas_sdhi_prepare_tuning(struct tmio_sd_priv *priv,
  89. unsigned long tap)
  90. {
  91. /* Set sampling clock position */
  92. tmio_sd_writel(priv, tap, RENESAS_SDHI_SCC_TAPSET);
  93. }
  94. static unsigned int renesas_sdhi_compare_scc_data(struct tmio_sd_priv *priv)
  95. {
  96. /* Get comparison of sampling data */
  97. return tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP);
  98. }
  99. static int renesas_sdhi_select_tuning(struct tmio_sd_priv *priv,
  100. unsigned int tap_num, unsigned int taps,
  101. unsigned int smpcmp)
  102. {
  103. unsigned long tap_cnt; /* counter of tuning success */
  104. unsigned long tap_set; /* tap position */
  105. unsigned long tap_start;/* start position of tuning success */
  106. unsigned long tap_end; /* end position of tuning success */
  107. unsigned long ntap; /* temporary counter of tuning success */
  108. unsigned long match_cnt;/* counter of matching data */
  109. unsigned long i;
  110. bool select = false;
  111. u32 reg;
  112. /* Clear SCC_RVSREQ */
  113. tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
  114. /* Merge the results */
  115. for (i = 0; i < tap_num * 2; i++) {
  116. if (!(taps & BIT(i))) {
  117. taps &= ~BIT(i % tap_num);
  118. taps &= ~BIT((i % tap_num) + tap_num);
  119. }
  120. if (!(smpcmp & BIT(i))) {
  121. smpcmp &= ~BIT(i % tap_num);
  122. smpcmp &= ~BIT((i % tap_num) + tap_num);
  123. }
  124. }
  125. /*
  126. * Find the longest consecutive run of successful probes. If that
  127. * is more than RENESAS_SDHI_MAX_TAP probes long then use the
  128. * center index as the tap.
  129. */
  130. tap_cnt = 0;
  131. ntap = 0;
  132. tap_start = 0;
  133. tap_end = 0;
  134. for (i = 0; i < tap_num * 2; i++) {
  135. if (taps & BIT(i))
  136. ntap++;
  137. else {
  138. if (ntap > tap_cnt) {
  139. tap_start = i - ntap;
  140. tap_end = i - 1;
  141. tap_cnt = ntap;
  142. }
  143. ntap = 0;
  144. }
  145. }
  146. if (ntap > tap_cnt) {
  147. tap_start = i - ntap;
  148. tap_end = i - 1;
  149. tap_cnt = ntap;
  150. }
  151. /*
  152. * If all of the TAP is OK, the sampling clock position is selected by
  153. * identifying the change point of data.
  154. */
  155. if (tap_cnt == tap_num * 2) {
  156. match_cnt = 0;
  157. ntap = 0;
  158. tap_start = 0;
  159. tap_end = 0;
  160. for (i = 0; i < tap_num * 2; i++) {
  161. if (smpcmp & BIT(i))
  162. ntap++;
  163. else {
  164. if (ntap > match_cnt) {
  165. tap_start = i - ntap;
  166. tap_end = i - 1;
  167. match_cnt = ntap;
  168. }
  169. ntap = 0;
  170. }
  171. }
  172. if (ntap > match_cnt) {
  173. tap_start = i - ntap;
  174. tap_end = i - 1;
  175. match_cnt = ntap;
  176. }
  177. if (match_cnt)
  178. select = true;
  179. } else if (tap_cnt >= RENESAS_SDHI_MAX_TAP)
  180. select = true;
  181. if (select)
  182. tap_set = ((tap_start + tap_end) / 2) % tap_num;
  183. else
  184. return -EIO;
  185. /* Set SCC */
  186. tmio_sd_writel(priv, tap_set, RENESAS_SDHI_SCC_TAPSET);
  187. /* Enable auto re-tuning */
  188. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  189. reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  190. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  191. return 0;
  192. }
  193. int renesas_sdhi_execute_tuning(struct udevice *dev, uint opcode)
  194. {
  195. struct tmio_sd_priv *priv = dev_get_priv(dev);
  196. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  197. struct mmc *mmc = upriv->mmc;
  198. unsigned int tap_num;
  199. unsigned int taps = 0, smpcmp = 0;
  200. int i, ret = 0;
  201. u32 caps;
  202. /* Only supported on Renesas RCar */
  203. if (!(priv->caps & TMIO_SD_CAP_RCAR_UHS))
  204. return -EINVAL;
  205. /* clock tuning is not needed for upto 52MHz */
  206. if (!((mmc->selected_mode == MMC_HS_200) ||
  207. (mmc->selected_mode == UHS_SDR104) ||
  208. (mmc->selected_mode == UHS_SDR50)))
  209. return 0;
  210. tap_num = renesas_sdhi_init_tuning(priv);
  211. if (!tap_num)
  212. /* Tuning is not supported */
  213. goto out;
  214. if (tap_num * 2 >= sizeof(taps) * 8) {
  215. dev_err(dev,
  216. "Too many taps, skipping tuning. Please consider updating size of taps field of tmio_mmc_host\n");
  217. goto out;
  218. }
  219. /* Issue CMD19 twice for each tap */
  220. for (i = 0; i < 2 * tap_num; i++) {
  221. renesas_sdhi_prepare_tuning(priv, i % tap_num);
  222. /* Force PIO for the tuning */
  223. caps = priv->caps;
  224. priv->caps &= ~TMIO_SD_CAP_DMA_INTERNAL;
  225. ret = mmc_send_tuning(mmc, opcode, NULL);
  226. priv->caps = caps;
  227. if (ret == 0)
  228. taps |= BIT(i);
  229. ret = renesas_sdhi_compare_scc_data(priv);
  230. if (ret == 0)
  231. smpcmp |= BIT(i);
  232. mdelay(1);
  233. }
  234. ret = renesas_sdhi_select_tuning(priv, tap_num, taps, smpcmp);
  235. out:
  236. if (ret < 0) {
  237. dev_warn(dev, "Tuning procedure failed\n");
  238. renesas_sdhi_reset_tuning(priv);
  239. }
  240. return ret;
  241. }
  242. #endif
  243. static int renesas_sdhi_set_ios(struct udevice *dev)
  244. {
  245. int ret = tmio_sd_set_ios(dev);
  246. mdelay(10);
  247. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  248. struct tmio_sd_priv *priv = dev_get_priv(dev);
  249. if (priv->caps & TMIO_SD_CAP_RCAR_UHS)
  250. renesas_sdhi_reset_tuning(priv);
  251. #endif
  252. return ret;
  253. }
  254. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  255. static int renesas_sdhi_wait_dat0(struct udevice *dev, int state, int timeout)
  256. {
  257. int ret = -ETIMEDOUT;
  258. bool dat0_high;
  259. bool target_dat0_high = !!state;
  260. struct tmio_sd_priv *priv = dev_get_priv(dev);
  261. timeout = DIV_ROUND_UP(timeout, 10); /* check every 10 us. */
  262. while (timeout--) {
  263. dat0_high = !!(tmio_sd_readl(priv, TMIO_SD_INFO2) & TMIO_SD_INFO2_DAT0);
  264. if (dat0_high == target_dat0_high) {
  265. ret = 0;
  266. break;
  267. }
  268. udelay(10);
  269. }
  270. return ret;
  271. }
  272. #endif
  273. static const struct dm_mmc_ops renesas_sdhi_ops = {
  274. .send_cmd = tmio_sd_send_cmd,
  275. .set_ios = renesas_sdhi_set_ios,
  276. .get_cd = tmio_sd_get_cd,
  277. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  278. .execute_tuning = renesas_sdhi_execute_tuning,
  279. #endif
  280. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  281. .wait_dat0 = renesas_sdhi_wait_dat0,
  282. #endif
  283. };
  284. #define RENESAS_GEN2_QUIRKS TMIO_SD_CAP_RCAR_GEN2
  285. #define RENESAS_GEN3_QUIRKS \
  286. TMIO_SD_CAP_64BIT | TMIO_SD_CAP_RCAR_GEN3 | TMIO_SD_CAP_RCAR_UHS
  287. static const struct udevice_id renesas_sdhi_match[] = {
  288. { .compatible = "renesas,sdhi-r8a7790", .data = RENESAS_GEN2_QUIRKS },
  289. { .compatible = "renesas,sdhi-r8a7791", .data = RENESAS_GEN2_QUIRKS },
  290. { .compatible = "renesas,sdhi-r8a7792", .data = RENESAS_GEN2_QUIRKS },
  291. { .compatible = "renesas,sdhi-r8a7793", .data = RENESAS_GEN2_QUIRKS },
  292. { .compatible = "renesas,sdhi-r8a7794", .data = RENESAS_GEN2_QUIRKS },
  293. { .compatible = "renesas,sdhi-r8a7795", .data = RENESAS_GEN3_QUIRKS },
  294. { .compatible = "renesas,sdhi-r8a7796", .data = RENESAS_GEN3_QUIRKS },
  295. { .compatible = "renesas,sdhi-r8a77965", .data = RENESAS_GEN3_QUIRKS },
  296. { .compatible = "renesas,sdhi-r8a77970", .data = RENESAS_GEN3_QUIRKS },
  297. { .compatible = "renesas,sdhi-r8a77990", .data = RENESAS_GEN3_QUIRKS },
  298. { .compatible = "renesas,sdhi-r8a77995", .data = RENESAS_GEN3_QUIRKS },
  299. { /* sentinel */ }
  300. };
  301. static int renesas_sdhi_probe(struct udevice *dev)
  302. {
  303. struct tmio_sd_priv *priv = dev_get_priv(dev);
  304. u32 quirks = dev_get_driver_data(dev);
  305. struct fdt_resource reg_res;
  306. struct clk clk;
  307. DECLARE_GLOBAL_DATA_PTR;
  308. int ret;
  309. if (quirks == RENESAS_GEN2_QUIRKS) {
  310. ret = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev),
  311. "reg", 0, &reg_res);
  312. if (ret < 0) {
  313. dev_err(dev, "\"reg\" resource not found, ret=%i\n",
  314. ret);
  315. return ret;
  316. }
  317. if (fdt_resource_size(&reg_res) == 0x100)
  318. quirks |= TMIO_SD_CAP_16BIT;
  319. }
  320. ret = clk_get_by_index(dev, 0, &clk);
  321. if (ret < 0) {
  322. dev_err(dev, "failed to get host clock\n");
  323. return ret;
  324. }
  325. /* set to max rate */
  326. priv->mclk = clk_set_rate(&clk, ULONG_MAX);
  327. if (IS_ERR_VALUE(priv->mclk)) {
  328. dev_err(dev, "failed to set rate for host clock\n");
  329. clk_free(&clk);
  330. return priv->mclk;
  331. }
  332. ret = clk_enable(&clk);
  333. clk_free(&clk);
  334. if (ret) {
  335. dev_err(dev, "failed to enable host clock\n");
  336. return ret;
  337. }
  338. ret = tmio_sd_probe(dev, quirks);
  339. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  340. if (!ret && (priv->caps & TMIO_SD_CAP_RCAR_UHS))
  341. renesas_sdhi_reset_tuning(priv);
  342. #endif
  343. return ret;
  344. }
  345. U_BOOT_DRIVER(renesas_sdhi) = {
  346. .name = "renesas-sdhi",
  347. .id = UCLASS_MMC,
  348. .of_match = renesas_sdhi_match,
  349. .bind = tmio_sd_bind,
  350. .probe = renesas_sdhi_probe,
  351. .priv_auto_alloc_size = sizeof(struct tmio_sd_priv),
  352. .platdata_auto_alloc_size = sizeof(struct tmio_sd_plat),
  353. .ops = &renesas_sdhi_ops,
  354. };