pxa_mmc_gen.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  4. *
  5. * Loosely based on the old code and Linux's PXA MMC driver
  6. */
  7. #include <common.h>
  8. #include <asm/arch/hardware.h>
  9. #include <asm/arch/regs-mmc.h>
  10. #include <linux/errno.h>
  11. #include <asm/io.h>
  12. #include <malloc.h>
  13. #include <mmc.h>
  14. /* PXAMMC Generic default config for various CPUs */
  15. #if defined(CONFIG_CPU_PXA25X)
  16. #define PXAMMC_FIFO_SIZE 1
  17. #define PXAMMC_MIN_SPEED 312500
  18. #define PXAMMC_MAX_SPEED 20000000
  19. #define PXAMMC_HOST_CAPS (0)
  20. #elif defined(CONFIG_CPU_PXA27X)
  21. #define PXAMMC_CRC_SKIP
  22. #define PXAMMC_FIFO_SIZE 32
  23. #define PXAMMC_MIN_SPEED 304000
  24. #define PXAMMC_MAX_SPEED 19500000
  25. #define PXAMMC_HOST_CAPS (MMC_MODE_4BIT)
  26. #elif defined(CONFIG_CPU_MONAHANS)
  27. #define PXAMMC_FIFO_SIZE 32
  28. #define PXAMMC_MIN_SPEED 304000
  29. #define PXAMMC_MAX_SPEED 26000000
  30. #define PXAMMC_HOST_CAPS (MMC_MODE_4BIT | MMC_MODE_HS)
  31. #else
  32. #error "This CPU isn't supported by PXA MMC!"
  33. #endif
  34. #define MMC_STAT_ERRORS \
  35. (MMC_STAT_RES_CRC_ERROR | MMC_STAT_SPI_READ_ERROR_TOKEN | \
  36. MMC_STAT_CRC_READ_ERROR | MMC_STAT_TIME_OUT_RESPONSE | \
  37. MMC_STAT_READ_TIME_OUT | MMC_STAT_CRC_WRITE_ERROR)
  38. /* 1 millisecond (in wait cycles below it's 100 x 10uS waits) */
  39. #define PXA_MMC_TIMEOUT 100
  40. struct pxa_mmc_priv {
  41. struct pxa_mmc_regs *regs;
  42. };
  43. /* Wait for bit to be set */
  44. static int pxa_mmc_wait(struct mmc *mmc, uint32_t mask)
  45. {
  46. struct pxa_mmc_priv *priv = mmc->priv;
  47. struct pxa_mmc_regs *regs = priv->regs;
  48. unsigned int timeout = PXA_MMC_TIMEOUT;
  49. /* Wait for bit to be set */
  50. while (--timeout) {
  51. if (readl(&regs->stat) & mask)
  52. break;
  53. udelay(10);
  54. }
  55. if (!timeout)
  56. return -ETIMEDOUT;
  57. return 0;
  58. }
  59. static int pxa_mmc_stop_clock(struct mmc *mmc)
  60. {
  61. struct pxa_mmc_priv *priv = mmc->priv;
  62. struct pxa_mmc_regs *regs = priv->regs;
  63. unsigned int timeout = PXA_MMC_TIMEOUT;
  64. /* If the clock aren't running, exit */
  65. if (!(readl(&regs->stat) & MMC_STAT_CLK_EN))
  66. return 0;
  67. /* Tell the controller to turn off the clock */
  68. writel(MMC_STRPCL_STOP_CLK, &regs->strpcl);
  69. /* Wait until the clock are off */
  70. while (--timeout) {
  71. if (!(readl(&regs->stat) & MMC_STAT_CLK_EN))
  72. break;
  73. udelay(10);
  74. }
  75. /* The clock refused to stop, scream and die a painful death */
  76. if (!timeout)
  77. return -ETIMEDOUT;
  78. /* The clock stopped correctly */
  79. return 0;
  80. }
  81. static int pxa_mmc_start_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  82. uint32_t cmdat)
  83. {
  84. struct pxa_mmc_priv *priv = mmc->priv;
  85. struct pxa_mmc_regs *regs = priv->regs;
  86. int ret;
  87. /* The card can send a "busy" response */
  88. if (cmd->resp_type & MMC_RSP_BUSY)
  89. cmdat |= MMC_CMDAT_BUSY;
  90. /* Inform the controller about response type */
  91. switch (cmd->resp_type) {
  92. case MMC_RSP_R1:
  93. case MMC_RSP_R1b:
  94. cmdat |= MMC_CMDAT_R1;
  95. break;
  96. case MMC_RSP_R2:
  97. cmdat |= MMC_CMDAT_R2;
  98. break;
  99. case MMC_RSP_R3:
  100. cmdat |= MMC_CMDAT_R3;
  101. break;
  102. default:
  103. break;
  104. }
  105. /* Load command and it's arguments into the controller */
  106. writel(cmd->cmdidx, &regs->cmd);
  107. writel(cmd->cmdarg >> 16, &regs->argh);
  108. writel(cmd->cmdarg & 0xffff, &regs->argl);
  109. writel(cmdat, &regs->cmdat);
  110. /* Start the controller clock and wait until they are started */
  111. writel(MMC_STRPCL_START_CLK, &regs->strpcl);
  112. ret = pxa_mmc_wait(mmc, MMC_STAT_CLK_EN);
  113. if (ret)
  114. return ret;
  115. /* Correct and happy end */
  116. return 0;
  117. }
  118. static int pxa_mmc_cmd_done(struct mmc *mmc, struct mmc_cmd *cmd)
  119. {
  120. struct pxa_mmc_priv *priv = mmc->priv;
  121. struct pxa_mmc_regs *regs = priv->regs;
  122. uint32_t a, b, c;
  123. int i;
  124. int stat;
  125. /* Read the controller status */
  126. stat = readl(&regs->stat);
  127. /*
  128. * Linux says:
  129. * Did I mention this is Sick. We always need to
  130. * discard the upper 8 bits of the first 16-bit word.
  131. */
  132. a = readl(&regs->res) & 0xffff;
  133. for (i = 0; i < 4; i++) {
  134. b = readl(&regs->res) & 0xffff;
  135. c = readl(&regs->res) & 0xffff;
  136. cmd->response[i] = (a << 24) | (b << 8) | (c >> 8);
  137. a = c;
  138. }
  139. /* The command response didn't arrive */
  140. if (stat & MMC_STAT_TIME_OUT_RESPONSE)
  141. return -ETIMEDOUT;
  142. else if (stat & MMC_STAT_RES_CRC_ERROR
  143. && cmd->resp_type & MMC_RSP_CRC) {
  144. #ifdef PXAMMC_CRC_SKIP
  145. if (cmd->resp_type & MMC_RSP_136
  146. && cmd->response[0] & (1 << 31))
  147. printf("Ignoring CRC, this may be dangerous!\n");
  148. else
  149. #endif
  150. return -EILSEQ;
  151. }
  152. /* The command response was successfully read */
  153. return 0;
  154. }
  155. static int pxa_mmc_do_read_xfer(struct mmc *mmc, struct mmc_data *data)
  156. {
  157. struct pxa_mmc_priv *priv = mmc->priv;
  158. struct pxa_mmc_regs *regs = priv->regs;
  159. uint32_t len;
  160. uint32_t *buf = (uint32_t *)data->dest;
  161. int size;
  162. int ret;
  163. len = data->blocks * data->blocksize;
  164. while (len) {
  165. /* The controller has data ready */
  166. if (readl(&regs->i_reg) & MMC_I_REG_RXFIFO_RD_REQ) {
  167. size = min(len, (uint32_t)PXAMMC_FIFO_SIZE);
  168. len -= size;
  169. size /= 4;
  170. /* Read data into the buffer */
  171. while (size--)
  172. *buf++ = readl(&regs->rxfifo);
  173. }
  174. if (readl(&regs->stat) & MMC_STAT_ERRORS)
  175. return -EIO;
  176. }
  177. /* Wait for the transmission-done interrupt */
  178. ret = pxa_mmc_wait(mmc, MMC_STAT_DATA_TRAN_DONE);
  179. if (ret)
  180. return ret;
  181. return 0;
  182. }
  183. static int pxa_mmc_do_write_xfer(struct mmc *mmc, struct mmc_data *data)
  184. {
  185. struct pxa_mmc_priv *priv = mmc->priv;
  186. struct pxa_mmc_regs *regs = priv->regs;
  187. uint32_t len;
  188. uint32_t *buf = (uint32_t *)data->src;
  189. int size;
  190. int ret;
  191. len = data->blocks * data->blocksize;
  192. while (len) {
  193. /* The controller is ready to receive data */
  194. if (readl(&regs->i_reg) & MMC_I_REG_TXFIFO_WR_REQ) {
  195. size = min(len, (uint32_t)PXAMMC_FIFO_SIZE);
  196. len -= size;
  197. size /= 4;
  198. while (size--)
  199. writel(*buf++, &regs->txfifo);
  200. if (min(len, (uint32_t)PXAMMC_FIFO_SIZE) < 32)
  201. writel(MMC_PRTBUF_BUF_PART_FULL, &regs->prtbuf);
  202. }
  203. if (readl(&regs->stat) & MMC_STAT_ERRORS)
  204. return -EIO;
  205. }
  206. /* Wait for the transmission-done interrupt */
  207. ret = pxa_mmc_wait(mmc, MMC_STAT_DATA_TRAN_DONE);
  208. if (ret)
  209. return ret;
  210. /* Wait until the data are really written to the card */
  211. ret = pxa_mmc_wait(mmc, MMC_STAT_PRG_DONE);
  212. if (ret)
  213. return ret;
  214. return 0;
  215. }
  216. static int pxa_mmc_request(struct mmc *mmc, struct mmc_cmd *cmd,
  217. struct mmc_data *data)
  218. {
  219. struct pxa_mmc_priv *priv = mmc->priv;
  220. struct pxa_mmc_regs *regs = priv->regs;
  221. uint32_t cmdat = 0;
  222. int ret;
  223. /* Stop the controller */
  224. ret = pxa_mmc_stop_clock(mmc);
  225. if (ret)
  226. return ret;
  227. /* If we're doing data transfer, configure the controller accordingly */
  228. if (data) {
  229. writel(data->blocks, &regs->nob);
  230. writel(data->blocksize, &regs->blklen);
  231. /* This delay can be optimized, but stick with max value */
  232. writel(0xffff, &regs->rdto);
  233. cmdat |= MMC_CMDAT_DATA_EN;
  234. if (data->flags & MMC_DATA_WRITE)
  235. cmdat |= MMC_CMDAT_WRITE;
  236. }
  237. /* Run in 4bit mode if the card can do it */
  238. if (mmc->bus_width == 4)
  239. cmdat |= MMC_CMDAT_SD_4DAT;
  240. /* Execute the command */
  241. ret = pxa_mmc_start_cmd(mmc, cmd, cmdat);
  242. if (ret)
  243. return ret;
  244. /* Wait until the command completes */
  245. ret = pxa_mmc_wait(mmc, MMC_STAT_END_CMD_RES);
  246. if (ret)
  247. return ret;
  248. /* Read back the result */
  249. ret = pxa_mmc_cmd_done(mmc, cmd);
  250. if (ret)
  251. return ret;
  252. /* In case there was a data transfer scheduled, do it */
  253. if (data) {
  254. if (data->flags & MMC_DATA_WRITE)
  255. pxa_mmc_do_write_xfer(mmc, data);
  256. else
  257. pxa_mmc_do_read_xfer(mmc, data);
  258. }
  259. return 0;
  260. }
  261. static int pxa_mmc_set_ios(struct mmc *mmc)
  262. {
  263. struct pxa_mmc_priv *priv = mmc->priv;
  264. struct pxa_mmc_regs *regs = priv->regs;
  265. uint32_t tmp;
  266. uint32_t pxa_mmc_clock;
  267. if (!mmc->clock) {
  268. pxa_mmc_stop_clock(mmc);
  269. return 0;
  270. }
  271. /* PXA3xx can do 26MHz with special settings. */
  272. if (mmc->clock == 26000000) {
  273. writel(0x7, &regs->clkrt);
  274. return 0;
  275. }
  276. /* Set clock to the card the usual way. */
  277. pxa_mmc_clock = 0;
  278. tmp = mmc->cfg->f_max / mmc->clock;
  279. tmp += tmp % 2;
  280. while (tmp > 1) {
  281. pxa_mmc_clock++;
  282. tmp >>= 1;
  283. }
  284. writel(pxa_mmc_clock, &regs->clkrt);
  285. return 0;
  286. }
  287. static int pxa_mmc_init(struct mmc *mmc)
  288. {
  289. struct pxa_mmc_priv *priv = mmc->priv;
  290. struct pxa_mmc_regs *regs = priv->regs;
  291. /* Make sure the clock are stopped */
  292. pxa_mmc_stop_clock(mmc);
  293. /* Turn off SPI mode */
  294. writel(0, &regs->spi);
  295. /* Set up maximum timeout to wait for command response */
  296. writel(MMC_RES_TO_MAX_MASK, &regs->resto);
  297. /* Mask all interrupts */
  298. writel(~(MMC_I_MASK_TXFIFO_WR_REQ | MMC_I_MASK_RXFIFO_RD_REQ),
  299. &regs->i_mask);
  300. return 0;
  301. }
  302. static const struct mmc_ops pxa_mmc_ops = {
  303. .send_cmd = pxa_mmc_request,
  304. .set_ios = pxa_mmc_set_ios,
  305. .init = pxa_mmc_init,
  306. };
  307. static struct mmc_config pxa_mmc_cfg = {
  308. .name = "PXA MMC",
  309. .ops = &pxa_mmc_ops,
  310. .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
  311. .f_max = PXAMMC_MAX_SPEED,
  312. .f_min = PXAMMC_MIN_SPEED,
  313. .host_caps = PXAMMC_HOST_CAPS,
  314. .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
  315. };
  316. int pxa_mmc_register(int card_index)
  317. {
  318. struct mmc *mmc;
  319. struct pxa_mmc_priv *priv;
  320. uint32_t reg;
  321. int ret = -ENOMEM;
  322. priv = malloc(sizeof(struct pxa_mmc_priv));
  323. if (!priv)
  324. goto err0;
  325. memset(priv, 0, sizeof(*priv));
  326. switch (card_index) {
  327. case 0:
  328. priv->regs = (struct pxa_mmc_regs *)MMC0_BASE;
  329. break;
  330. case 1:
  331. priv->regs = (struct pxa_mmc_regs *)MMC1_BASE;
  332. break;
  333. default:
  334. ret = -EINVAL;
  335. printf("PXA MMC: Invalid MMC controller ID (card_index = %d)\n",
  336. card_index);
  337. goto err1;
  338. }
  339. #ifndef CONFIG_CPU_MONAHANS /* PXA2xx */
  340. reg = readl(CKEN);
  341. reg |= CKEN12_MMC;
  342. writel(reg, CKEN);
  343. #else /* PXA3xx */
  344. reg = readl(CKENA);
  345. reg |= CKENA_12_MMC0 | CKENA_13_MMC1;
  346. writel(reg, CKENA);
  347. #endif
  348. mmc = mmc_create(&pxa_mmc_cfg, priv);
  349. if (mmc == NULL)
  350. goto err1;
  351. return 0;
  352. err1:
  353. free(priv);
  354. err0:
  355. return ret;
  356. }