omap_hsmmc.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <memalign.h>
  28. #include <mmc.h>
  29. #include <part.h>
  30. #include <i2c.h>
  31. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  32. #include <palmas.h>
  33. #endif
  34. #include <asm/io.h>
  35. #include <asm/arch/mmc_host_def.h>
  36. #ifdef CONFIG_OMAP54XX
  37. #include <asm/arch/mux_dra7xx.h>
  38. #include <asm/arch/dra7xx_iodelay.h>
  39. #endif
  40. #if !defined(CONFIG_SOC_KEYSTONE)
  41. #include <asm/gpio.h>
  42. #include <asm/arch/sys_proto.h>
  43. #endif
  44. #ifdef CONFIG_MMC_OMAP36XX_PINS
  45. #include <asm/arch/mux.h>
  46. #endif
  47. #include <dm.h>
  48. #include <power/regulator.h>
  49. DECLARE_GLOBAL_DATA_PTR;
  50. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  51. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  52. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  53. #define OMAP_HSMMC_USE_GPIO
  54. #else
  55. #undef OMAP_HSMMC_USE_GPIO
  56. #endif
  57. /* common definitions for all OMAPs */
  58. #define SYSCTL_SRC (1 << 25)
  59. #define SYSCTL_SRD (1 << 26)
  60. #ifdef CONFIG_IODELAY_RECALIBRATION
  61. struct omap_hsmmc_pinctrl_state {
  62. struct pad_conf_entry *padconf;
  63. int npads;
  64. struct iodelay_cfg_entry *iodelay;
  65. int niodelays;
  66. };
  67. #endif
  68. struct omap_hsmmc_data {
  69. struct hsmmc *base_addr;
  70. #if !CONFIG_IS_ENABLED(DM_MMC)
  71. struct mmc_config cfg;
  72. #endif
  73. uint bus_width;
  74. uint clock;
  75. ushort last_cmd;
  76. #ifdef OMAP_HSMMC_USE_GPIO
  77. #if CONFIG_IS_ENABLED(DM_MMC)
  78. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  79. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  80. #else
  81. int cd_gpio;
  82. int wp_gpio;
  83. #endif
  84. #endif
  85. #if CONFIG_IS_ENABLED(DM_MMC)
  86. enum bus_mode mode;
  87. #endif
  88. u8 controller_flags;
  89. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  90. struct omap_hsmmc_adma_desc *adma_desc_table;
  91. uint desc_slot;
  92. #endif
  93. const char *hw_rev;
  94. struct udevice *pbias_supply;
  95. uint signal_voltage;
  96. #ifdef CONFIG_IODELAY_RECALIBRATION
  97. struct omap_hsmmc_pinctrl_state *default_pinctrl_state;
  98. struct omap_hsmmc_pinctrl_state *hs_pinctrl_state;
  99. struct omap_hsmmc_pinctrl_state *hs200_1_8v_pinctrl_state;
  100. struct omap_hsmmc_pinctrl_state *ddr_1_8v_pinctrl_state;
  101. struct omap_hsmmc_pinctrl_state *sdr12_pinctrl_state;
  102. struct omap_hsmmc_pinctrl_state *sdr25_pinctrl_state;
  103. struct omap_hsmmc_pinctrl_state *ddr50_pinctrl_state;
  104. struct omap_hsmmc_pinctrl_state *sdr50_pinctrl_state;
  105. struct omap_hsmmc_pinctrl_state *sdr104_pinctrl_state;
  106. #endif
  107. };
  108. struct omap_mmc_of_data {
  109. u8 controller_flags;
  110. };
  111. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  112. struct omap_hsmmc_adma_desc {
  113. u8 attr;
  114. u8 reserved;
  115. u16 len;
  116. u32 addr;
  117. };
  118. #define ADMA_MAX_LEN 63488
  119. /* Decriptor table defines */
  120. #define ADMA_DESC_ATTR_VALID BIT(0)
  121. #define ADMA_DESC_ATTR_END BIT(1)
  122. #define ADMA_DESC_ATTR_INT BIT(2)
  123. #define ADMA_DESC_ATTR_ACT1 BIT(4)
  124. #define ADMA_DESC_ATTR_ACT2 BIT(5)
  125. #define ADMA_DESC_TRANSFER_DATA ADMA_DESC_ATTR_ACT2
  126. #define ADMA_DESC_LINK_DESC (ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
  127. #endif
  128. /* If we fail after 1 second wait, something is really bad */
  129. #define MAX_RETRY_MS 1000
  130. #define MMC_TIMEOUT_MS 20
  131. /* DMA transfers can take a long time if a lot a data is transferred.
  132. * The timeout must take in account the amount of data. Let's assume
  133. * that the time will never exceed 333 ms per MB (in other word we assume
  134. * that the bandwidth is always above 3MB/s).
  135. */
  136. #define DMA_TIMEOUT_PER_MB 333
  137. #define OMAP_HSMMC_SUPPORTS_DUAL_VOLT BIT(0)
  138. #define OMAP_HSMMC_NO_1_8_V BIT(1)
  139. #define OMAP_HSMMC_USE_ADMA BIT(2)
  140. #define OMAP_HSMMC_REQUIRE_IODELAY BIT(3)
  141. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  142. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  143. unsigned int siz);
  144. static void omap_hsmmc_start_clock(struct hsmmc *mmc_base);
  145. static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base);
  146. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit);
  147. static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
  148. {
  149. #if CONFIG_IS_ENABLED(DM_MMC)
  150. return dev_get_priv(mmc->dev);
  151. #else
  152. return (struct omap_hsmmc_data *)mmc->priv;
  153. #endif
  154. }
  155. static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
  156. {
  157. #if CONFIG_IS_ENABLED(DM_MMC)
  158. struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
  159. return &plat->cfg;
  160. #else
  161. return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
  162. #endif
  163. }
  164. #if defined(OMAP_HSMMC_USE_GPIO) && !CONFIG_IS_ENABLED(DM_MMC)
  165. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  166. {
  167. int ret;
  168. #ifndef CONFIG_DM_GPIO
  169. if (!gpio_is_valid(gpio))
  170. return -1;
  171. #endif
  172. ret = gpio_request(gpio, label);
  173. if (ret)
  174. return ret;
  175. ret = gpio_direction_input(gpio);
  176. if (ret)
  177. return ret;
  178. return gpio;
  179. }
  180. #endif
  181. static unsigned char mmc_board_init(struct mmc *mmc)
  182. {
  183. #if defined(CONFIG_OMAP34XX)
  184. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  185. t2_t *t2_base = (t2_t *)T2_BASE;
  186. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  187. u32 pbias_lite;
  188. #ifdef CONFIG_MMC_OMAP36XX_PINS
  189. u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
  190. #endif
  191. pbias_lite = readl(&t2_base->pbias_lite);
  192. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  193. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  194. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  195. pbias_lite &= ~PBIASLITEVMODE0;
  196. #endif
  197. #ifdef CONFIG_TARGET_OMAP3_LOGIC
  198. /* For Logic PD board, 1.8V bias to go enable gpio127 for mmc_cd */
  199. pbias_lite &= ~PBIASLITEVMODE1;
  200. #endif
  201. #ifdef CONFIG_MMC_OMAP36XX_PINS
  202. if (get_cpu_family() == CPU_OMAP36XX) {
  203. /* Disable extended drain IO before changing PBIAS */
  204. wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
  205. writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
  206. }
  207. #endif
  208. writel(pbias_lite, &t2_base->pbias_lite);
  209. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  210. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  211. &t2_base->pbias_lite);
  212. #ifdef CONFIG_MMC_OMAP36XX_PINS
  213. if (get_cpu_family() == CPU_OMAP36XX)
  214. /* Enable extended drain IO after changing PBIAS */
  215. writel(wkup_ctrl |
  216. OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
  217. OMAP34XX_CTRL_WKUP_CTRL);
  218. #endif
  219. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  220. &t2_base->devconf0);
  221. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  222. &t2_base->devconf1);
  223. /* Change from default of 52MHz to 26MHz if necessary */
  224. if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
  225. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  226. &t2_base->ctl_prog_io1);
  227. writel(readl(&prcm_base->fclken1_core) |
  228. EN_MMC1 | EN_MMC2 | EN_MMC3,
  229. &prcm_base->fclken1_core);
  230. writel(readl(&prcm_base->iclken1_core) |
  231. EN_MMC1 | EN_MMC2 | EN_MMC3,
  232. &prcm_base->iclken1_core);
  233. #endif
  234. #if (defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)) &&\
  235. !CONFIG_IS_ENABLED(DM_REGULATOR)
  236. /* PBIAS config needed for MMC1 only */
  237. if (mmc_get_blk_desc(mmc)->devnum == 0)
  238. vmmc_pbias_config(LDO_VOLT_3V0);
  239. #endif
  240. return 0;
  241. }
  242. void mmc_init_stream(struct hsmmc *mmc_base)
  243. {
  244. ulong start;
  245. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  246. writel(MMC_CMD0, &mmc_base->cmd);
  247. start = get_timer(0);
  248. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  249. if (get_timer(0) - start > MAX_RETRY_MS) {
  250. printf("%s: timedout waiting for cc!\n", __func__);
  251. return;
  252. }
  253. }
  254. writel(CC_MASK, &mmc_base->stat)
  255. ;
  256. writel(MMC_CMD0, &mmc_base->cmd)
  257. ;
  258. start = get_timer(0);
  259. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  260. if (get_timer(0) - start > MAX_RETRY_MS) {
  261. printf("%s: timedout waiting for cc2!\n", __func__);
  262. return;
  263. }
  264. }
  265. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  266. }
  267. #if CONFIG_IS_ENABLED(DM_MMC)
  268. #ifdef CONFIG_IODELAY_RECALIBRATION
  269. static void omap_hsmmc_io_recalibrate(struct mmc *mmc)
  270. {
  271. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  272. struct omap_hsmmc_pinctrl_state *pinctrl_state;
  273. switch (priv->mode) {
  274. case MMC_HS_200:
  275. pinctrl_state = priv->hs200_1_8v_pinctrl_state;
  276. break;
  277. case UHS_SDR104:
  278. pinctrl_state = priv->sdr104_pinctrl_state;
  279. break;
  280. case UHS_SDR50:
  281. pinctrl_state = priv->sdr50_pinctrl_state;
  282. break;
  283. case UHS_DDR50:
  284. pinctrl_state = priv->ddr50_pinctrl_state;
  285. break;
  286. case UHS_SDR25:
  287. pinctrl_state = priv->sdr25_pinctrl_state;
  288. break;
  289. case UHS_SDR12:
  290. pinctrl_state = priv->sdr12_pinctrl_state;
  291. break;
  292. case SD_HS:
  293. case MMC_HS:
  294. case MMC_HS_52:
  295. pinctrl_state = priv->hs_pinctrl_state;
  296. break;
  297. case MMC_DDR_52:
  298. pinctrl_state = priv->ddr_1_8v_pinctrl_state;
  299. default:
  300. pinctrl_state = priv->default_pinctrl_state;
  301. break;
  302. }
  303. if (!pinctrl_state)
  304. pinctrl_state = priv->default_pinctrl_state;
  305. if (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY) {
  306. if (pinctrl_state->iodelay)
  307. late_recalibrate_iodelay(pinctrl_state->padconf,
  308. pinctrl_state->npads,
  309. pinctrl_state->iodelay,
  310. pinctrl_state->niodelays);
  311. else
  312. do_set_mux32((*ctrl)->control_padconf_core_base,
  313. pinctrl_state->padconf,
  314. pinctrl_state->npads);
  315. }
  316. }
  317. #endif
  318. static void omap_hsmmc_set_timing(struct mmc *mmc)
  319. {
  320. u32 val;
  321. struct hsmmc *mmc_base;
  322. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  323. mmc_base = priv->base_addr;
  324. omap_hsmmc_stop_clock(mmc_base);
  325. val = readl(&mmc_base->ac12);
  326. val &= ~AC12_UHSMC_MASK;
  327. priv->mode = mmc->selected_mode;
  328. if (mmc_is_mode_ddr(priv->mode))
  329. writel(readl(&mmc_base->con) | DDR, &mmc_base->con);
  330. else
  331. writel(readl(&mmc_base->con) & ~DDR, &mmc_base->con);
  332. switch (priv->mode) {
  333. case MMC_HS_200:
  334. case UHS_SDR104:
  335. val |= AC12_UHSMC_SDR104;
  336. break;
  337. case UHS_SDR50:
  338. val |= AC12_UHSMC_SDR50;
  339. break;
  340. case MMC_DDR_52:
  341. case UHS_DDR50:
  342. val |= AC12_UHSMC_DDR50;
  343. break;
  344. case SD_HS:
  345. case MMC_HS_52:
  346. case UHS_SDR25:
  347. val |= AC12_UHSMC_SDR25;
  348. break;
  349. case MMC_LEGACY:
  350. case MMC_HS:
  351. case SD_LEGACY:
  352. case UHS_SDR12:
  353. val |= AC12_UHSMC_SDR12;
  354. break;
  355. default:
  356. val |= AC12_UHSMC_RES;
  357. break;
  358. }
  359. writel(val, &mmc_base->ac12);
  360. #ifdef CONFIG_IODELAY_RECALIBRATION
  361. omap_hsmmc_io_recalibrate(mmc);
  362. #endif
  363. omap_hsmmc_start_clock(mmc_base);
  364. }
  365. static void omap_hsmmc_conf_bus_power(struct mmc *mmc, uint signal_voltage)
  366. {
  367. struct hsmmc *mmc_base;
  368. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  369. u32 hctl, ac12;
  370. mmc_base = priv->base_addr;
  371. hctl = readl(&mmc_base->hctl) & ~SDVS_MASK;
  372. ac12 = readl(&mmc_base->ac12) & ~AC12_V1V8_SIGEN;
  373. switch (signal_voltage) {
  374. case MMC_SIGNAL_VOLTAGE_330:
  375. hctl |= SDVS_3V0;
  376. break;
  377. case MMC_SIGNAL_VOLTAGE_180:
  378. hctl |= SDVS_1V8;
  379. ac12 |= AC12_V1V8_SIGEN;
  380. break;
  381. }
  382. writel(hctl, &mmc_base->hctl);
  383. writel(ac12, &mmc_base->ac12);
  384. }
  385. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  386. static int omap_hsmmc_wait_dat0(struct udevice *dev, int state, int timeout)
  387. {
  388. int ret = -ETIMEDOUT;
  389. u32 con;
  390. bool dat0_high;
  391. bool target_dat0_high = !!state;
  392. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  393. struct hsmmc *mmc_base = priv->base_addr;
  394. con = readl(&mmc_base->con);
  395. writel(con | CON_CLKEXTFREE | CON_PADEN, &mmc_base->con);
  396. timeout = DIV_ROUND_UP(timeout, 10); /* check every 10 us. */
  397. while (timeout--) {
  398. dat0_high = !!(readl(&mmc_base->pstate) & PSTATE_DLEV_DAT0);
  399. if (dat0_high == target_dat0_high) {
  400. ret = 0;
  401. break;
  402. }
  403. udelay(10);
  404. }
  405. writel(con, &mmc_base->con);
  406. return ret;
  407. }
  408. #endif
  409. #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
  410. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  411. static int omap_hsmmc_set_io_regulator(struct mmc *mmc, int mV)
  412. {
  413. int ret = 0;
  414. int uV = mV * 1000;
  415. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  416. if (!mmc->vqmmc_supply)
  417. return 0;
  418. /* Disable PBIAS */
  419. ret = regulator_set_enable(priv->pbias_supply, false);
  420. if (ret && ret != -ENOSYS)
  421. return ret;
  422. /* Turn off IO voltage */
  423. ret = regulator_set_enable(mmc->vqmmc_supply, false);
  424. if (ret && ret != -ENOSYS)
  425. return ret;
  426. /* Program a new IO voltage value */
  427. ret = regulator_set_value(mmc->vqmmc_supply, uV);
  428. if (ret)
  429. return ret;
  430. /* Turn on IO voltage */
  431. ret = regulator_set_enable(mmc->vqmmc_supply, true);
  432. if (ret && ret != -ENOSYS)
  433. return ret;
  434. /* Program PBIAS voltage*/
  435. ret = regulator_set_value(priv->pbias_supply, uV);
  436. if (ret && ret != -ENOSYS)
  437. return ret;
  438. /* Enable PBIAS */
  439. ret = regulator_set_enable(priv->pbias_supply, true);
  440. if (ret && ret != -ENOSYS)
  441. return ret;
  442. return 0;
  443. }
  444. #endif
  445. static int omap_hsmmc_set_signal_voltage(struct mmc *mmc)
  446. {
  447. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  448. struct hsmmc *mmc_base = priv->base_addr;
  449. int mv = mmc_voltage_to_mv(mmc->signal_voltage);
  450. u32 capa_mask;
  451. __maybe_unused u8 palmas_ldo_volt;
  452. u32 val;
  453. if (mv < 0)
  454. return -EINVAL;
  455. if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
  456. /* Use 3.0V rather than 3.3V */
  457. mv = 3000;
  458. capa_mask = VS30_3V0SUP;
  459. palmas_ldo_volt = LDO_VOLT_3V0;
  460. } else if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
  461. capa_mask = VS18_1V8SUP;
  462. palmas_ldo_volt = LDO_VOLT_1V8;
  463. } else {
  464. return -EOPNOTSUPP;
  465. }
  466. val = readl(&mmc_base->capa);
  467. if (!(val & capa_mask))
  468. return -EOPNOTSUPP;
  469. priv->signal_voltage = mmc->signal_voltage;
  470. omap_hsmmc_conf_bus_power(mmc, mmc->signal_voltage);
  471. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  472. return omap_hsmmc_set_io_regulator(mmc, mv);
  473. #elif (defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)) && \
  474. defined(CONFIG_PALMAS_POWER)
  475. if (mmc_get_blk_desc(mmc)->devnum == 0)
  476. vmmc_pbias_config(palmas_ldo_volt);
  477. return 0;
  478. #else
  479. return 0;
  480. #endif
  481. }
  482. #endif
  483. static uint32_t omap_hsmmc_set_capabilities(struct mmc *mmc)
  484. {
  485. struct hsmmc *mmc_base;
  486. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  487. u32 val;
  488. mmc_base = priv->base_addr;
  489. val = readl(&mmc_base->capa);
  490. if (priv->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
  491. val |= (VS30_3V0SUP | VS18_1V8SUP);
  492. } else if (priv->controller_flags & OMAP_HSMMC_NO_1_8_V) {
  493. val |= VS30_3V0SUP;
  494. val &= ~VS18_1V8SUP;
  495. } else {
  496. val |= VS18_1V8SUP;
  497. val &= ~VS30_3V0SUP;
  498. }
  499. writel(val, &mmc_base->capa);
  500. return val;
  501. }
  502. #ifdef MMC_SUPPORTS_TUNING
  503. static void omap_hsmmc_disable_tuning(struct mmc *mmc)
  504. {
  505. struct hsmmc *mmc_base;
  506. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  507. u32 val;
  508. mmc_base = priv->base_addr;
  509. val = readl(&mmc_base->ac12);
  510. val &= ~(AC12_SCLK_SEL);
  511. writel(val, &mmc_base->ac12);
  512. val = readl(&mmc_base->dll);
  513. val &= ~(DLL_FORCE_VALUE | DLL_SWT);
  514. writel(val, &mmc_base->dll);
  515. }
  516. static void omap_hsmmc_set_dll(struct mmc *mmc, int count)
  517. {
  518. int i;
  519. struct hsmmc *mmc_base;
  520. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  521. u32 val;
  522. mmc_base = priv->base_addr;
  523. val = readl(&mmc_base->dll);
  524. val |= DLL_FORCE_VALUE;
  525. val &= ~(DLL_FORCE_SR_C_MASK << DLL_FORCE_SR_C_SHIFT);
  526. val |= (count << DLL_FORCE_SR_C_SHIFT);
  527. writel(val, &mmc_base->dll);
  528. val |= DLL_CALIB;
  529. writel(val, &mmc_base->dll);
  530. for (i = 0; i < 1000; i++) {
  531. if (readl(&mmc_base->dll) & DLL_CALIB)
  532. break;
  533. }
  534. val &= ~DLL_CALIB;
  535. writel(val, &mmc_base->dll);
  536. }
  537. static int omap_hsmmc_execute_tuning(struct udevice *dev, uint opcode)
  538. {
  539. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  540. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  541. struct mmc *mmc = upriv->mmc;
  542. struct hsmmc *mmc_base;
  543. u32 val;
  544. u8 cur_match, prev_match = 0;
  545. int ret;
  546. u32 phase_delay = 0;
  547. u32 start_window = 0, max_window = 0;
  548. u32 length = 0, max_len = 0;
  549. mmc_base = priv->base_addr;
  550. val = readl(&mmc_base->capa2);
  551. /* clock tuning is not needed for upto 52MHz */
  552. if (!((mmc->selected_mode == MMC_HS_200) ||
  553. (mmc->selected_mode == UHS_SDR104) ||
  554. ((mmc->selected_mode == UHS_SDR50) && (val & CAPA2_TSDR50))))
  555. return 0;
  556. val = readl(&mmc_base->dll);
  557. val |= DLL_SWT;
  558. writel(val, &mmc_base->dll);
  559. while (phase_delay <= MAX_PHASE_DELAY) {
  560. omap_hsmmc_set_dll(mmc, phase_delay);
  561. cur_match = !mmc_send_tuning(mmc, opcode, NULL);
  562. if (cur_match) {
  563. if (prev_match) {
  564. length++;
  565. } else {
  566. start_window = phase_delay;
  567. length = 1;
  568. }
  569. }
  570. if (length > max_len) {
  571. max_window = start_window;
  572. max_len = length;
  573. }
  574. prev_match = cur_match;
  575. phase_delay += 4;
  576. }
  577. if (!max_len) {
  578. ret = -EIO;
  579. goto tuning_error;
  580. }
  581. val = readl(&mmc_base->ac12);
  582. if (!(val & AC12_SCLK_SEL)) {
  583. ret = -EIO;
  584. goto tuning_error;
  585. }
  586. phase_delay = max_window + 4 * ((3 * max_len) >> 2);
  587. omap_hsmmc_set_dll(mmc, phase_delay);
  588. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  589. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  590. return 0;
  591. tuning_error:
  592. omap_hsmmc_disable_tuning(mmc);
  593. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  594. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  595. return ret;
  596. }
  597. #endif
  598. static void omap_hsmmc_send_init_stream(struct udevice *dev)
  599. {
  600. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  601. struct hsmmc *mmc_base = priv->base_addr;
  602. mmc_init_stream(mmc_base);
  603. }
  604. #endif
  605. static void mmc_enable_irq(struct mmc *mmc, struct mmc_cmd *cmd)
  606. {
  607. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  608. struct hsmmc *mmc_base = priv->base_addr;
  609. u32 irq_mask = INT_EN_MASK;
  610. /*
  611. * TODO: Errata i802 indicates only DCRC interrupts can occur during
  612. * tuning procedure and DCRC should be disabled. But see occurences
  613. * of DEB, CIE, CEB, CCRC interupts during tuning procedure. These
  614. * interrupts occur along with BRR, so the data is actually in the
  615. * buffer. It has to be debugged why these interrutps occur
  616. */
  617. if (cmd && mmc_is_tuning_cmd(cmd->cmdidx))
  618. irq_mask &= ~(IE_DEB | IE_DCRC | IE_CIE | IE_CEB | IE_CCRC);
  619. writel(irq_mask, &mmc_base->ie);
  620. }
  621. static int omap_hsmmc_init_setup(struct mmc *mmc)
  622. {
  623. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  624. struct hsmmc *mmc_base;
  625. unsigned int reg_val;
  626. unsigned int dsor;
  627. ulong start;
  628. mmc_base = priv->base_addr;
  629. mmc_board_init(mmc);
  630. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  631. &mmc_base->sysconfig);
  632. start = get_timer(0);
  633. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  634. if (get_timer(0) - start > MAX_RETRY_MS) {
  635. printf("%s: timedout waiting for cc2!\n", __func__);
  636. return -ETIMEDOUT;
  637. }
  638. }
  639. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  640. start = get_timer(0);
  641. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  642. if (get_timer(0) - start > MAX_RETRY_MS) {
  643. printf("%s: timedout waiting for softresetall!\n",
  644. __func__);
  645. return -ETIMEDOUT;
  646. }
  647. }
  648. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  649. reg_val = readl(&mmc_base->hl_hwinfo);
  650. if (reg_val & MADMA_EN)
  651. priv->controller_flags |= OMAP_HSMMC_USE_ADMA;
  652. #endif
  653. #if CONFIG_IS_ENABLED(DM_MMC)
  654. reg_val = omap_hsmmc_set_capabilities(mmc);
  655. omap_hsmmc_conf_bus_power(mmc, (reg_val & VS30_3V0SUP) ?
  656. MMC_SIGNAL_VOLTAGE_330 : MMC_SIGNAL_VOLTAGE_180);
  657. #else
  658. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  659. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  660. &mmc_base->capa);
  661. #endif
  662. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  663. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  664. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  665. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  666. dsor = 240;
  667. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  668. (ICE_STOP | DTO_15THDTO));
  669. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  670. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  671. start = get_timer(0);
  672. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  673. if (get_timer(0) - start > MAX_RETRY_MS) {
  674. printf("%s: timedout waiting for ics!\n", __func__);
  675. return -ETIMEDOUT;
  676. }
  677. }
  678. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  679. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  680. mmc_enable_irq(mmc, NULL);
  681. #if !CONFIG_IS_ENABLED(DM_MMC)
  682. mmc_init_stream(mmc_base);
  683. #endif
  684. return 0;
  685. }
  686. /*
  687. * MMC controller internal finite state machine reset
  688. *
  689. * Used to reset command or data internal state machines, using respectively
  690. * SRC or SRD bit of SYSCTL register
  691. */
  692. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  693. {
  694. ulong start;
  695. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  696. /*
  697. * CMD(DAT) lines reset procedures are slightly different
  698. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  699. * According to OMAP3 TRM:
  700. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  701. * returns to 0x0.
  702. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  703. * procedure steps must be as follows:
  704. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  705. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  706. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  707. * 3. Wait until the SRC (SRD) bit returns to 0x0
  708. * (reset procedure is completed).
  709. */
  710. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  711. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  712. if (!(readl(&mmc_base->sysctl) & bit)) {
  713. start = get_timer(0);
  714. while (!(readl(&mmc_base->sysctl) & bit)) {
  715. if (get_timer(0) - start > MMC_TIMEOUT_MS)
  716. return;
  717. }
  718. }
  719. #endif
  720. start = get_timer(0);
  721. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  722. if (get_timer(0) - start > MAX_RETRY_MS) {
  723. printf("%s: timedout waiting for sysctl %x to clear\n",
  724. __func__, bit);
  725. return;
  726. }
  727. }
  728. }
  729. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  730. static void omap_hsmmc_adma_desc(struct mmc *mmc, char *buf, u16 len, bool end)
  731. {
  732. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  733. struct omap_hsmmc_adma_desc *desc;
  734. u8 attr;
  735. desc = &priv->adma_desc_table[priv->desc_slot];
  736. attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
  737. if (!end)
  738. priv->desc_slot++;
  739. else
  740. attr |= ADMA_DESC_ATTR_END;
  741. desc->len = len;
  742. desc->addr = (u32)buf;
  743. desc->reserved = 0;
  744. desc->attr = attr;
  745. }
  746. static void omap_hsmmc_prepare_adma_table(struct mmc *mmc,
  747. struct mmc_data *data)
  748. {
  749. uint total_len = data->blocksize * data->blocks;
  750. uint desc_count = DIV_ROUND_UP(total_len, ADMA_MAX_LEN);
  751. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  752. int i = desc_count;
  753. char *buf;
  754. priv->desc_slot = 0;
  755. priv->adma_desc_table = (struct omap_hsmmc_adma_desc *)
  756. memalign(ARCH_DMA_MINALIGN, desc_count *
  757. sizeof(struct omap_hsmmc_adma_desc));
  758. if (data->flags & MMC_DATA_READ)
  759. buf = data->dest;
  760. else
  761. buf = (char *)data->src;
  762. while (--i) {
  763. omap_hsmmc_adma_desc(mmc, buf, ADMA_MAX_LEN, false);
  764. buf += ADMA_MAX_LEN;
  765. total_len -= ADMA_MAX_LEN;
  766. }
  767. omap_hsmmc_adma_desc(mmc, buf, total_len, true);
  768. flush_dcache_range((long)priv->adma_desc_table,
  769. (long)priv->adma_desc_table +
  770. ROUND(desc_count *
  771. sizeof(struct omap_hsmmc_adma_desc),
  772. ARCH_DMA_MINALIGN));
  773. }
  774. static void omap_hsmmc_prepare_data(struct mmc *mmc, struct mmc_data *data)
  775. {
  776. struct hsmmc *mmc_base;
  777. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  778. u32 val;
  779. char *buf;
  780. mmc_base = priv->base_addr;
  781. omap_hsmmc_prepare_adma_table(mmc, data);
  782. if (data->flags & MMC_DATA_READ)
  783. buf = data->dest;
  784. else
  785. buf = (char *)data->src;
  786. val = readl(&mmc_base->hctl);
  787. val |= DMA_SELECT;
  788. writel(val, &mmc_base->hctl);
  789. val = readl(&mmc_base->con);
  790. val |= DMA_MASTER;
  791. writel(val, &mmc_base->con);
  792. writel((u32)priv->adma_desc_table, &mmc_base->admasal);
  793. flush_dcache_range((u32)buf,
  794. (u32)buf +
  795. ROUND(data->blocksize * data->blocks,
  796. ARCH_DMA_MINALIGN));
  797. }
  798. static void omap_hsmmc_dma_cleanup(struct mmc *mmc)
  799. {
  800. struct hsmmc *mmc_base;
  801. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  802. u32 val;
  803. mmc_base = priv->base_addr;
  804. val = readl(&mmc_base->con);
  805. val &= ~DMA_MASTER;
  806. writel(val, &mmc_base->con);
  807. val = readl(&mmc_base->hctl);
  808. val &= ~DMA_SELECT;
  809. writel(val, &mmc_base->hctl);
  810. kfree(priv->adma_desc_table);
  811. }
  812. #else
  813. #define omap_hsmmc_adma_desc
  814. #define omap_hsmmc_prepare_adma_table
  815. #define omap_hsmmc_prepare_data
  816. #define omap_hsmmc_dma_cleanup
  817. #endif
  818. #if !CONFIG_IS_ENABLED(DM_MMC)
  819. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  820. struct mmc_data *data)
  821. {
  822. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  823. #else
  824. static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  825. struct mmc_data *data)
  826. {
  827. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  828. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  829. struct mmc *mmc = upriv->mmc;
  830. #endif
  831. struct hsmmc *mmc_base;
  832. unsigned int flags, mmc_stat;
  833. ulong start;
  834. priv->last_cmd = cmd->cmdidx;
  835. mmc_base = priv->base_addr;
  836. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  837. return 0;
  838. start = get_timer(0);
  839. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  840. if (get_timer(0) - start > MAX_RETRY_MS) {
  841. printf("%s: timedout waiting on cmd inhibit to clear\n",
  842. __func__);
  843. return -ETIMEDOUT;
  844. }
  845. }
  846. writel(0xFFFFFFFF, &mmc_base->stat);
  847. start = get_timer(0);
  848. while (readl(&mmc_base->stat)) {
  849. if (get_timer(0) - start > MAX_RETRY_MS) {
  850. printf("%s: timedout waiting for STAT (%x) to clear\n",
  851. __func__, readl(&mmc_base->stat));
  852. return -ETIMEDOUT;
  853. }
  854. }
  855. /*
  856. * CMDREG
  857. * CMDIDX[13:8] : Command index
  858. * DATAPRNT[5] : Data Present Select
  859. * ENCMDIDX[4] : Command Index Check Enable
  860. * ENCMDCRC[3] : Command CRC Check Enable
  861. * RSPTYP[1:0]
  862. * 00 = No Response
  863. * 01 = Length 136
  864. * 10 = Length 48
  865. * 11 = Length 48 Check busy after response
  866. */
  867. /* Delay added before checking the status of frq change
  868. * retry not supported by mmc.c(core file)
  869. */
  870. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  871. udelay(50000); /* wait 50 ms */
  872. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  873. flags = 0;
  874. else if (cmd->resp_type & MMC_RSP_136)
  875. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  876. else if (cmd->resp_type & MMC_RSP_BUSY)
  877. flags = RSP_TYPE_LGHT48B;
  878. else
  879. flags = RSP_TYPE_LGHT48;
  880. /* enable default flags */
  881. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  882. MSBS_SGLEBLK);
  883. flags &= ~(ACEN_ENABLE | BCE_ENABLE | DE_ENABLE);
  884. if (cmd->resp_type & MMC_RSP_CRC)
  885. flags |= CCCE_CHECK;
  886. if (cmd->resp_type & MMC_RSP_OPCODE)
  887. flags |= CICE_CHECK;
  888. if (data) {
  889. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  890. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  891. flags |= (MSBS_MULTIBLK | BCE_ENABLE | ACEN_ENABLE);
  892. data->blocksize = 512;
  893. writel(data->blocksize | (data->blocks << 16),
  894. &mmc_base->blk);
  895. } else
  896. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  897. if (data->flags & MMC_DATA_READ)
  898. flags |= (DP_DATA | DDIR_READ);
  899. else
  900. flags |= (DP_DATA | DDIR_WRITE);
  901. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  902. if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) &&
  903. !mmc_is_tuning_cmd(cmd->cmdidx)) {
  904. omap_hsmmc_prepare_data(mmc, data);
  905. flags |= DE_ENABLE;
  906. }
  907. #endif
  908. }
  909. mmc_enable_irq(mmc, cmd);
  910. writel(cmd->cmdarg, &mmc_base->arg);
  911. udelay(20); /* To fix "No status update" error on eMMC */
  912. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  913. start = get_timer(0);
  914. do {
  915. mmc_stat = readl(&mmc_base->stat);
  916. if (get_timer(start) > MAX_RETRY_MS) {
  917. printf("%s : timeout: No status update\n", __func__);
  918. return -ETIMEDOUT;
  919. }
  920. } while (!mmc_stat);
  921. if ((mmc_stat & IE_CTO) != 0) {
  922. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  923. return -ETIMEDOUT;
  924. } else if ((mmc_stat & ERRI_MASK) != 0)
  925. return -1;
  926. if (mmc_stat & CC_MASK) {
  927. writel(CC_MASK, &mmc_base->stat);
  928. if (cmd->resp_type & MMC_RSP_PRESENT) {
  929. if (cmd->resp_type & MMC_RSP_136) {
  930. /* response type 2 */
  931. cmd->response[3] = readl(&mmc_base->rsp10);
  932. cmd->response[2] = readl(&mmc_base->rsp32);
  933. cmd->response[1] = readl(&mmc_base->rsp54);
  934. cmd->response[0] = readl(&mmc_base->rsp76);
  935. } else
  936. /* response types 1, 1b, 3, 4, 5, 6 */
  937. cmd->response[0] = readl(&mmc_base->rsp10);
  938. }
  939. }
  940. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  941. if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) && data &&
  942. !mmc_is_tuning_cmd(cmd->cmdidx)) {
  943. u32 sz_mb, timeout;
  944. if (mmc_stat & IE_ADMAE) {
  945. omap_hsmmc_dma_cleanup(mmc);
  946. return -EIO;
  947. }
  948. sz_mb = DIV_ROUND_UP(data->blocksize * data->blocks, 1 << 20);
  949. timeout = sz_mb * DMA_TIMEOUT_PER_MB;
  950. if (timeout < MAX_RETRY_MS)
  951. timeout = MAX_RETRY_MS;
  952. start = get_timer(0);
  953. do {
  954. mmc_stat = readl(&mmc_base->stat);
  955. if (mmc_stat & TC_MASK) {
  956. writel(readl(&mmc_base->stat) | TC_MASK,
  957. &mmc_base->stat);
  958. break;
  959. }
  960. if (get_timer(start) > timeout) {
  961. printf("%s : DMA timeout: No status update\n",
  962. __func__);
  963. return -ETIMEDOUT;
  964. }
  965. } while (1);
  966. omap_hsmmc_dma_cleanup(mmc);
  967. return 0;
  968. }
  969. #endif
  970. if (data && (data->flags & MMC_DATA_READ)) {
  971. mmc_read_data(mmc_base, data->dest,
  972. data->blocksize * data->blocks);
  973. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  974. mmc_write_data(mmc_base, data->src,
  975. data->blocksize * data->blocks);
  976. }
  977. return 0;
  978. }
  979. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  980. {
  981. unsigned int *output_buf = (unsigned int *)buf;
  982. unsigned int mmc_stat;
  983. unsigned int count;
  984. /*
  985. * Start Polled Read
  986. */
  987. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  988. count /= 4;
  989. while (size) {
  990. ulong start = get_timer(0);
  991. do {
  992. mmc_stat = readl(&mmc_base->stat);
  993. if (get_timer(0) - start > MAX_RETRY_MS) {
  994. printf("%s: timedout waiting for status!\n",
  995. __func__);
  996. return -ETIMEDOUT;
  997. }
  998. } while (mmc_stat == 0);
  999. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  1000. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  1001. if ((mmc_stat & ERRI_MASK) != 0)
  1002. return 1;
  1003. if (mmc_stat & BRR_MASK) {
  1004. unsigned int k;
  1005. writel(readl(&mmc_base->stat) | BRR_MASK,
  1006. &mmc_base->stat);
  1007. for (k = 0; k < count; k++) {
  1008. *output_buf = readl(&mmc_base->data);
  1009. output_buf++;
  1010. }
  1011. size -= (count*4);
  1012. }
  1013. if (mmc_stat & BWR_MASK)
  1014. writel(readl(&mmc_base->stat) | BWR_MASK,
  1015. &mmc_base->stat);
  1016. if (mmc_stat & TC_MASK) {
  1017. writel(readl(&mmc_base->stat) | TC_MASK,
  1018. &mmc_base->stat);
  1019. break;
  1020. }
  1021. }
  1022. return 0;
  1023. }
  1024. #if CONFIG_IS_ENABLED(MMC_WRITE)
  1025. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  1026. unsigned int size)
  1027. {
  1028. unsigned int *input_buf = (unsigned int *)buf;
  1029. unsigned int mmc_stat;
  1030. unsigned int count;
  1031. /*
  1032. * Start Polled Write
  1033. */
  1034. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  1035. count /= 4;
  1036. while (size) {
  1037. ulong start = get_timer(0);
  1038. do {
  1039. mmc_stat = readl(&mmc_base->stat);
  1040. if (get_timer(0) - start > MAX_RETRY_MS) {
  1041. printf("%s: timedout waiting for status!\n",
  1042. __func__);
  1043. return -ETIMEDOUT;
  1044. }
  1045. } while (mmc_stat == 0);
  1046. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  1047. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  1048. if ((mmc_stat & ERRI_MASK) != 0)
  1049. return 1;
  1050. if (mmc_stat & BWR_MASK) {
  1051. unsigned int k;
  1052. writel(readl(&mmc_base->stat) | BWR_MASK,
  1053. &mmc_base->stat);
  1054. for (k = 0; k < count; k++) {
  1055. writel(*input_buf, &mmc_base->data);
  1056. input_buf++;
  1057. }
  1058. size -= (count*4);
  1059. }
  1060. if (mmc_stat & BRR_MASK)
  1061. writel(readl(&mmc_base->stat) | BRR_MASK,
  1062. &mmc_base->stat);
  1063. if (mmc_stat & TC_MASK) {
  1064. writel(readl(&mmc_base->stat) | TC_MASK,
  1065. &mmc_base->stat);
  1066. break;
  1067. }
  1068. }
  1069. return 0;
  1070. }
  1071. #else
  1072. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  1073. unsigned int size)
  1074. {
  1075. return -ENOTSUPP;
  1076. }
  1077. #endif
  1078. static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base)
  1079. {
  1080. writel(readl(&mmc_base->sysctl) & ~CEN_ENABLE, &mmc_base->sysctl);
  1081. }
  1082. static void omap_hsmmc_start_clock(struct hsmmc *mmc_base)
  1083. {
  1084. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  1085. }
  1086. static void omap_hsmmc_set_clock(struct mmc *mmc)
  1087. {
  1088. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1089. struct hsmmc *mmc_base;
  1090. unsigned int dsor = 0;
  1091. ulong start;
  1092. mmc_base = priv->base_addr;
  1093. omap_hsmmc_stop_clock(mmc_base);
  1094. /* TODO: Is setting DTO required here? */
  1095. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK),
  1096. (ICE_STOP | DTO_15THDTO));
  1097. if (mmc->clock != 0) {
  1098. dsor = DIV_ROUND_UP(MMC_CLOCK_REFERENCE * 1000000, mmc->clock);
  1099. if (dsor > CLKD_MAX)
  1100. dsor = CLKD_MAX;
  1101. } else {
  1102. dsor = CLKD_MAX;
  1103. }
  1104. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  1105. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  1106. start = get_timer(0);
  1107. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  1108. if (get_timer(0) - start > MAX_RETRY_MS) {
  1109. printf("%s: timedout waiting for ics!\n", __func__);
  1110. return;
  1111. }
  1112. }
  1113. priv->clock = MMC_CLOCK_REFERENCE * 1000000 / dsor;
  1114. mmc->clock = priv->clock;
  1115. omap_hsmmc_start_clock(mmc_base);
  1116. }
  1117. static void omap_hsmmc_set_bus_width(struct mmc *mmc)
  1118. {
  1119. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1120. struct hsmmc *mmc_base;
  1121. mmc_base = priv->base_addr;
  1122. /* configue bus width */
  1123. switch (mmc->bus_width) {
  1124. case 8:
  1125. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  1126. &mmc_base->con);
  1127. break;
  1128. case 4:
  1129. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  1130. &mmc_base->con);
  1131. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  1132. &mmc_base->hctl);
  1133. break;
  1134. case 1:
  1135. default:
  1136. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  1137. &mmc_base->con);
  1138. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  1139. &mmc_base->hctl);
  1140. break;
  1141. }
  1142. priv->bus_width = mmc->bus_width;
  1143. }
  1144. #if !CONFIG_IS_ENABLED(DM_MMC)
  1145. static int omap_hsmmc_set_ios(struct mmc *mmc)
  1146. {
  1147. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1148. #else
  1149. static int omap_hsmmc_set_ios(struct udevice *dev)
  1150. {
  1151. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1152. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1153. struct mmc *mmc = upriv->mmc;
  1154. #endif
  1155. struct hsmmc *mmc_base = priv->base_addr;
  1156. int ret = 0;
  1157. if (priv->bus_width != mmc->bus_width)
  1158. omap_hsmmc_set_bus_width(mmc);
  1159. if (priv->clock != mmc->clock)
  1160. omap_hsmmc_set_clock(mmc);
  1161. if (mmc->clk_disable)
  1162. omap_hsmmc_stop_clock(mmc_base);
  1163. else
  1164. omap_hsmmc_start_clock(mmc_base);
  1165. #if CONFIG_IS_ENABLED(DM_MMC)
  1166. if (priv->mode != mmc->selected_mode)
  1167. omap_hsmmc_set_timing(mmc);
  1168. #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
  1169. if (priv->signal_voltage != mmc->signal_voltage)
  1170. ret = omap_hsmmc_set_signal_voltage(mmc);
  1171. #endif
  1172. #endif
  1173. return ret;
  1174. }
  1175. #ifdef OMAP_HSMMC_USE_GPIO
  1176. #if CONFIG_IS_ENABLED(DM_MMC)
  1177. static int omap_hsmmc_getcd(struct udevice *dev)
  1178. {
  1179. int value = -1;
  1180. #if CONFIG_IS_ENABLED(DM_GPIO)
  1181. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1182. value = dm_gpio_get_value(&priv->cd_gpio);
  1183. #endif
  1184. /* if no CD return as 1 */
  1185. if (value < 0)
  1186. return 1;
  1187. return value;
  1188. }
  1189. static int omap_hsmmc_getwp(struct udevice *dev)
  1190. {
  1191. int value = 0;
  1192. #if CONFIG_IS_ENABLED(DM_GPIO)
  1193. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1194. value = dm_gpio_get_value(&priv->wp_gpio);
  1195. #endif
  1196. /* if no WP return as 0 */
  1197. if (value < 0)
  1198. return 0;
  1199. return value;
  1200. }
  1201. #else
  1202. static int omap_hsmmc_getcd(struct mmc *mmc)
  1203. {
  1204. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1205. int cd_gpio;
  1206. /* if no CD return as 1 */
  1207. cd_gpio = priv->cd_gpio;
  1208. if (cd_gpio < 0)
  1209. return 1;
  1210. /* NOTE: assumes card detect signal is active-low */
  1211. return !gpio_get_value(cd_gpio);
  1212. }
  1213. static int omap_hsmmc_getwp(struct mmc *mmc)
  1214. {
  1215. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1216. int wp_gpio;
  1217. /* if no WP return as 0 */
  1218. wp_gpio = priv->wp_gpio;
  1219. if (wp_gpio < 0)
  1220. return 0;
  1221. /* NOTE: assumes write protect signal is active-high */
  1222. return gpio_get_value(wp_gpio);
  1223. }
  1224. #endif
  1225. #endif
  1226. #if CONFIG_IS_ENABLED(DM_MMC)
  1227. static const struct dm_mmc_ops omap_hsmmc_ops = {
  1228. .send_cmd = omap_hsmmc_send_cmd,
  1229. .set_ios = omap_hsmmc_set_ios,
  1230. #ifdef OMAP_HSMMC_USE_GPIO
  1231. .get_cd = omap_hsmmc_getcd,
  1232. .get_wp = omap_hsmmc_getwp,
  1233. #endif
  1234. #ifdef MMC_SUPPORTS_TUNING
  1235. .execute_tuning = omap_hsmmc_execute_tuning,
  1236. #endif
  1237. .send_init_stream = omap_hsmmc_send_init_stream,
  1238. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  1239. .wait_dat0 = omap_hsmmc_wait_dat0,
  1240. #endif
  1241. };
  1242. #else
  1243. static const struct mmc_ops omap_hsmmc_ops = {
  1244. .send_cmd = omap_hsmmc_send_cmd,
  1245. .set_ios = omap_hsmmc_set_ios,
  1246. .init = omap_hsmmc_init_setup,
  1247. #ifdef OMAP_HSMMC_USE_GPIO
  1248. .getcd = omap_hsmmc_getcd,
  1249. .getwp = omap_hsmmc_getwp,
  1250. #endif
  1251. };
  1252. #endif
  1253. #if !CONFIG_IS_ENABLED(DM_MMC)
  1254. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  1255. int wp_gpio)
  1256. {
  1257. struct mmc *mmc;
  1258. struct omap_hsmmc_data *priv;
  1259. struct mmc_config *cfg;
  1260. uint host_caps_val;
  1261. priv = calloc(1, sizeof(*priv));
  1262. if (priv == NULL)
  1263. return -1;
  1264. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1265. switch (dev_index) {
  1266. case 0:
  1267. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  1268. break;
  1269. #ifdef OMAP_HSMMC2_BASE
  1270. case 1:
  1271. priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  1272. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  1273. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  1274. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  1275. defined(CONFIG_HSMMC2_8BIT)
  1276. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  1277. host_caps_val |= MMC_MODE_8BIT;
  1278. #endif
  1279. break;
  1280. #endif
  1281. #ifdef OMAP_HSMMC3_BASE
  1282. case 2:
  1283. priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  1284. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  1285. /* Enable 8-bit interface for eMMC on DRA7XX */
  1286. host_caps_val |= MMC_MODE_8BIT;
  1287. #endif
  1288. break;
  1289. #endif
  1290. default:
  1291. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  1292. return 1;
  1293. }
  1294. #ifdef OMAP_HSMMC_USE_GPIO
  1295. /* on error gpio values are set to -1, which is what we want */
  1296. priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  1297. priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  1298. #endif
  1299. cfg = &priv->cfg;
  1300. cfg->name = "OMAP SD/MMC";
  1301. cfg->ops = &omap_hsmmc_ops;
  1302. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1303. cfg->host_caps = host_caps_val & ~host_caps_mask;
  1304. cfg->f_min = 400000;
  1305. if (f_max != 0)
  1306. cfg->f_max = f_max;
  1307. else {
  1308. if (cfg->host_caps & MMC_MODE_HS) {
  1309. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  1310. cfg->f_max = 52000000;
  1311. else
  1312. cfg->f_max = 26000000;
  1313. } else
  1314. cfg->f_max = 20000000;
  1315. }
  1316. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1317. #if defined(CONFIG_OMAP34XX)
  1318. /*
  1319. * Silicon revs 2.1 and older do not support multiblock transfers.
  1320. */
  1321. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  1322. cfg->b_max = 1;
  1323. #endif
  1324. mmc = mmc_create(cfg, priv);
  1325. if (mmc == NULL)
  1326. return -1;
  1327. return 0;
  1328. }
  1329. #else
  1330. #ifdef CONFIG_IODELAY_RECALIBRATION
  1331. static struct pad_conf_entry *
  1332. omap_hsmmc_get_pad_conf_entry(const fdt32_t *pinctrl, int count)
  1333. {
  1334. int index = 0;
  1335. struct pad_conf_entry *padconf;
  1336. padconf = (struct pad_conf_entry *)malloc(sizeof(*padconf) * count);
  1337. if (!padconf) {
  1338. debug("failed to allocate memory\n");
  1339. return 0;
  1340. }
  1341. while (index < count) {
  1342. padconf[index].offset = fdt32_to_cpu(pinctrl[2 * index]);
  1343. padconf[index].val = fdt32_to_cpu(pinctrl[2 * index + 1]);
  1344. index++;
  1345. }
  1346. return padconf;
  1347. }
  1348. static struct iodelay_cfg_entry *
  1349. omap_hsmmc_get_iodelay_cfg_entry(const fdt32_t *pinctrl, int count)
  1350. {
  1351. int index = 0;
  1352. struct iodelay_cfg_entry *iodelay;
  1353. iodelay = (struct iodelay_cfg_entry *)malloc(sizeof(*iodelay) * count);
  1354. if (!iodelay) {
  1355. debug("failed to allocate memory\n");
  1356. return 0;
  1357. }
  1358. while (index < count) {
  1359. iodelay[index].offset = fdt32_to_cpu(pinctrl[3 * index]);
  1360. iodelay[index].a_delay = fdt32_to_cpu(pinctrl[3 * index + 1]);
  1361. iodelay[index].g_delay = fdt32_to_cpu(pinctrl[3 * index + 2]);
  1362. index++;
  1363. }
  1364. return iodelay;
  1365. }
  1366. static const fdt32_t *omap_hsmmc_get_pinctrl_entry(u32 phandle,
  1367. const char *name, int *len)
  1368. {
  1369. const void *fdt = gd->fdt_blob;
  1370. int offset;
  1371. const fdt32_t *pinctrl;
  1372. offset = fdt_node_offset_by_phandle(fdt, phandle);
  1373. if (offset < 0) {
  1374. debug("failed to get pinctrl node %s.\n",
  1375. fdt_strerror(offset));
  1376. return 0;
  1377. }
  1378. pinctrl = fdt_getprop(fdt, offset, name, len);
  1379. if (!pinctrl) {
  1380. debug("failed to get property %s\n", name);
  1381. return 0;
  1382. }
  1383. return pinctrl;
  1384. }
  1385. static uint32_t omap_hsmmc_get_pad_conf_phandle(struct mmc *mmc,
  1386. char *prop_name)
  1387. {
  1388. const void *fdt = gd->fdt_blob;
  1389. const __be32 *phandle;
  1390. int node = dev_of_offset(mmc->dev);
  1391. phandle = fdt_getprop(fdt, node, prop_name, NULL);
  1392. if (!phandle) {
  1393. debug("failed to get property %s\n", prop_name);
  1394. return 0;
  1395. }
  1396. return fdt32_to_cpu(*phandle);
  1397. }
  1398. static uint32_t omap_hsmmc_get_iodelay_phandle(struct mmc *mmc,
  1399. char *prop_name)
  1400. {
  1401. const void *fdt = gd->fdt_blob;
  1402. const __be32 *phandle;
  1403. int len;
  1404. int count;
  1405. int node = dev_of_offset(mmc->dev);
  1406. phandle = fdt_getprop(fdt, node, prop_name, &len);
  1407. if (!phandle) {
  1408. debug("failed to get property %s\n", prop_name);
  1409. return 0;
  1410. }
  1411. /* No manual mode iodelay values if count < 2 */
  1412. count = len / sizeof(*phandle);
  1413. if (count < 2)
  1414. return 0;
  1415. return fdt32_to_cpu(*(phandle + 1));
  1416. }
  1417. static struct pad_conf_entry *
  1418. omap_hsmmc_get_pad_conf(struct mmc *mmc, char *prop_name, int *npads)
  1419. {
  1420. int len;
  1421. int count;
  1422. struct pad_conf_entry *padconf;
  1423. u32 phandle;
  1424. const fdt32_t *pinctrl;
  1425. phandle = omap_hsmmc_get_pad_conf_phandle(mmc, prop_name);
  1426. if (!phandle)
  1427. return ERR_PTR(-EINVAL);
  1428. pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-single,pins",
  1429. &len);
  1430. if (!pinctrl)
  1431. return ERR_PTR(-EINVAL);
  1432. count = (len / sizeof(*pinctrl)) / 2;
  1433. padconf = omap_hsmmc_get_pad_conf_entry(pinctrl, count);
  1434. if (!padconf)
  1435. return ERR_PTR(-EINVAL);
  1436. *npads = count;
  1437. return padconf;
  1438. }
  1439. static struct iodelay_cfg_entry *
  1440. omap_hsmmc_get_iodelay(struct mmc *mmc, char *prop_name, int *niodelay)
  1441. {
  1442. int len;
  1443. int count;
  1444. struct iodelay_cfg_entry *iodelay;
  1445. u32 phandle;
  1446. const fdt32_t *pinctrl;
  1447. phandle = omap_hsmmc_get_iodelay_phandle(mmc, prop_name);
  1448. /* Not all modes have manual mode iodelay values. So its not fatal */
  1449. if (!phandle)
  1450. return 0;
  1451. pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-pin-array",
  1452. &len);
  1453. if (!pinctrl)
  1454. return ERR_PTR(-EINVAL);
  1455. count = (len / sizeof(*pinctrl)) / 3;
  1456. iodelay = omap_hsmmc_get_iodelay_cfg_entry(pinctrl, count);
  1457. if (!iodelay)
  1458. return ERR_PTR(-EINVAL);
  1459. *niodelay = count;
  1460. return iodelay;
  1461. }
  1462. static struct omap_hsmmc_pinctrl_state *
  1463. omap_hsmmc_get_pinctrl_by_mode(struct mmc *mmc, char *mode)
  1464. {
  1465. int index;
  1466. int npads = 0;
  1467. int niodelays = 0;
  1468. const void *fdt = gd->fdt_blob;
  1469. int node = dev_of_offset(mmc->dev);
  1470. char prop_name[11];
  1471. struct omap_hsmmc_pinctrl_state *pinctrl_state;
  1472. pinctrl_state = (struct omap_hsmmc_pinctrl_state *)
  1473. malloc(sizeof(*pinctrl_state));
  1474. if (!pinctrl_state) {
  1475. debug("failed to allocate memory\n");
  1476. return 0;
  1477. }
  1478. index = fdt_stringlist_search(fdt, node, "pinctrl-names", mode);
  1479. if (index < 0) {
  1480. debug("fail to find %s mode %s\n", mode, fdt_strerror(index));
  1481. goto err_pinctrl_state;
  1482. }
  1483. sprintf(prop_name, "pinctrl-%d", index);
  1484. pinctrl_state->padconf = omap_hsmmc_get_pad_conf(mmc, prop_name,
  1485. &npads);
  1486. if (IS_ERR(pinctrl_state->padconf))
  1487. goto err_pinctrl_state;
  1488. pinctrl_state->npads = npads;
  1489. pinctrl_state->iodelay = omap_hsmmc_get_iodelay(mmc, prop_name,
  1490. &niodelays);
  1491. if (IS_ERR(pinctrl_state->iodelay))
  1492. goto err_padconf;
  1493. pinctrl_state->niodelays = niodelays;
  1494. return pinctrl_state;
  1495. err_padconf:
  1496. kfree(pinctrl_state->padconf);
  1497. err_pinctrl_state:
  1498. kfree(pinctrl_state);
  1499. return 0;
  1500. }
  1501. #define OMAP_HSMMC_SETUP_PINCTRL(capmask, mode, optional) \
  1502. do { \
  1503. struct omap_hsmmc_pinctrl_state *s = NULL; \
  1504. char str[20]; \
  1505. if (!(cfg->host_caps & capmask)) \
  1506. break; \
  1507. \
  1508. if (priv->hw_rev) { \
  1509. sprintf(str, "%s-%s", #mode, priv->hw_rev); \
  1510. s = omap_hsmmc_get_pinctrl_by_mode(mmc, str); \
  1511. } \
  1512. \
  1513. if (!s) \
  1514. s = omap_hsmmc_get_pinctrl_by_mode(mmc, #mode); \
  1515. \
  1516. if (!s && !optional) { \
  1517. debug("%s: no pinctrl for %s\n", \
  1518. mmc->dev->name, #mode); \
  1519. cfg->host_caps &= ~(capmask); \
  1520. } else { \
  1521. priv->mode##_pinctrl_state = s; \
  1522. } \
  1523. } while (0)
  1524. static int omap_hsmmc_get_pinctrl_state(struct mmc *mmc)
  1525. {
  1526. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1527. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  1528. struct omap_hsmmc_pinctrl_state *default_pinctrl;
  1529. if (!(priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY))
  1530. return 0;
  1531. default_pinctrl = omap_hsmmc_get_pinctrl_by_mode(mmc, "default");
  1532. if (!default_pinctrl) {
  1533. printf("no pinctrl state for default mode\n");
  1534. return -EINVAL;
  1535. }
  1536. priv->default_pinctrl_state = default_pinctrl;
  1537. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR104), sdr104, false);
  1538. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR50), sdr50, false);
  1539. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_DDR50), ddr50, false);
  1540. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR25), sdr25, false);
  1541. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR12), sdr12, false);
  1542. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_HS_200), hs200_1_8v, false);
  1543. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_DDR_52), ddr_1_8v, false);
  1544. OMAP_HSMMC_SETUP_PINCTRL(MMC_MODE_HS, hs, true);
  1545. return 0;
  1546. }
  1547. #endif
  1548. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1549. #ifdef CONFIG_OMAP54XX
  1550. __weak const struct mmc_platform_fixups *platform_fixups_mmc(uint32_t addr)
  1551. {
  1552. return NULL;
  1553. }
  1554. #endif
  1555. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  1556. {
  1557. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1558. struct omap_mmc_of_data *of_data = (void *)dev_get_driver_data(dev);
  1559. struct mmc_config *cfg = &plat->cfg;
  1560. #ifdef CONFIG_OMAP54XX
  1561. const struct mmc_platform_fixups *fixups;
  1562. #endif
  1563. const void *fdt = gd->fdt_blob;
  1564. int node = dev_of_offset(dev);
  1565. int ret;
  1566. plat->base_addr = map_physmem(devfdt_get_addr(dev),
  1567. sizeof(struct hsmmc *),
  1568. MAP_NOCACHE);
  1569. ret = mmc_of_parse(dev, cfg);
  1570. if (ret < 0)
  1571. return ret;
  1572. if (!cfg->f_max)
  1573. cfg->f_max = 52000000;
  1574. cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1575. cfg->f_min = 400000;
  1576. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1577. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1578. if (fdtdec_get_bool(fdt, node, "ti,dual-volt"))
  1579. plat->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
  1580. if (fdtdec_get_bool(fdt, node, "no-1-8-v"))
  1581. plat->controller_flags |= OMAP_HSMMC_NO_1_8_V;
  1582. if (of_data)
  1583. plat->controller_flags |= of_data->controller_flags;
  1584. #ifdef CONFIG_OMAP54XX
  1585. fixups = platform_fixups_mmc(devfdt_get_addr(dev));
  1586. if (fixups) {
  1587. plat->hw_rev = fixups->hw_rev;
  1588. cfg->host_caps &= ~fixups->unsupported_caps;
  1589. cfg->f_max = fixups->max_freq;
  1590. }
  1591. #endif
  1592. return 0;
  1593. }
  1594. #endif
  1595. #ifdef CONFIG_BLK
  1596. static int omap_hsmmc_bind(struct udevice *dev)
  1597. {
  1598. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1599. plat->mmc = calloc(1, sizeof(struct mmc));
  1600. return mmc_bind(dev, plat->mmc, &plat->cfg);
  1601. }
  1602. #endif
  1603. static int omap_hsmmc_probe(struct udevice *dev)
  1604. {
  1605. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1606. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1607. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1608. struct mmc_config *cfg = &plat->cfg;
  1609. struct mmc *mmc;
  1610. #ifdef CONFIG_IODELAY_RECALIBRATION
  1611. int ret;
  1612. #endif
  1613. cfg->name = "OMAP SD/MMC";
  1614. priv->base_addr = plat->base_addr;
  1615. priv->controller_flags = plat->controller_flags;
  1616. priv->hw_rev = plat->hw_rev;
  1617. #ifdef CONFIG_BLK
  1618. mmc = plat->mmc;
  1619. #else
  1620. mmc = mmc_create(cfg, priv);
  1621. if (mmc == NULL)
  1622. return -1;
  1623. #endif
  1624. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  1625. device_get_supply_regulator(dev, "pbias-supply",
  1626. &priv->pbias_supply);
  1627. #endif
  1628. #if defined(OMAP_HSMMC_USE_GPIO)
  1629. #if CONFIG_IS_ENABLED(OF_CONTROL) && CONFIG_IS_ENABLED(DM_GPIO)
  1630. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  1631. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  1632. #endif
  1633. #endif
  1634. mmc->dev = dev;
  1635. upriv->mmc = mmc;
  1636. #ifdef CONFIG_IODELAY_RECALIBRATION
  1637. ret = omap_hsmmc_get_pinctrl_state(mmc);
  1638. /*
  1639. * disable high speed modes for the platforms that require IO delay
  1640. * and for which we don't have this information
  1641. */
  1642. if ((ret < 0) &&
  1643. (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY)) {
  1644. priv->controller_flags &= ~OMAP_HSMMC_REQUIRE_IODELAY;
  1645. cfg->host_caps &= ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_DDR_52) |
  1646. UHS_CAPS);
  1647. }
  1648. #endif
  1649. return omap_hsmmc_init_setup(mmc);
  1650. }
  1651. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1652. static const struct omap_mmc_of_data dra7_mmc_of_data = {
  1653. .controller_flags = OMAP_HSMMC_REQUIRE_IODELAY,
  1654. };
  1655. static const struct udevice_id omap_hsmmc_ids[] = {
  1656. { .compatible = "ti,omap3-hsmmc" },
  1657. { .compatible = "ti,omap4-hsmmc" },
  1658. { .compatible = "ti,am33xx-hsmmc" },
  1659. { .compatible = "ti,dra7-hsmmc", .data = (ulong)&dra7_mmc_of_data },
  1660. { }
  1661. };
  1662. #endif
  1663. U_BOOT_DRIVER(omap_hsmmc) = {
  1664. .name = "omap_hsmmc",
  1665. .id = UCLASS_MMC,
  1666. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1667. .of_match = omap_hsmmc_ids,
  1668. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  1669. .platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
  1670. #endif
  1671. #ifdef CONFIG_BLK
  1672. .bind = omap_hsmmc_bind,
  1673. #endif
  1674. .ops = &omap_hsmmc_ops,
  1675. .probe = omap_hsmmc_probe,
  1676. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  1677. #if !CONFIG_IS_ENABLED(OF_CONTROL)
  1678. .flags = DM_FLAG_PRE_RELOC,
  1679. #endif
  1680. };
  1681. #endif