davinci_mmc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Davinci MMC Controller Driver
  4. *
  5. * Copyright (C) 2010 Texas Instruments Incorporated
  6. */
  7. #include <config.h>
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <mmc.h>
  12. #include <command.h>
  13. #include <part.h>
  14. #include <malloc.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/sdmmc_defs.h>
  17. #include <asm-generic/gpio.h>
  18. #define DAVINCI_MAX_BLOCKS (32)
  19. #define WATCHDOG_COUNT (100000)
  20. #define get_val(addr) REG(addr)
  21. #define set_val(addr, val) REG(addr) = (val)
  22. #define set_bit(addr, val) set_val((addr), (get_val(addr) | (val)))
  23. #define clear_bit(addr, val) set_val((addr), (get_val(addr) & ~(val)))
  24. #ifdef CONFIG_DM_MMC
  25. struct davinci_of_data {
  26. const char *name;
  27. u8 version;
  28. };
  29. /* Davinci MMC board definitions */
  30. struct davinci_mmc_priv {
  31. struct davinci_mmc_regs *reg_base; /* Register base address */
  32. uint input_clk; /* Input clock to MMC controller */
  33. uint version; /* MMC Controller version */
  34. struct gpio_desc cd_gpio; /* Card Detect GPIO */
  35. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  36. };
  37. struct davinci_mmc_plat
  38. {
  39. struct mmc_config cfg;
  40. struct mmc mmc;
  41. };
  42. #endif
  43. /* Set davinci clock prescalar value based on the required clock in HZ */
  44. #if !CONFIG_IS_ENABLED(DM_MMC)
  45. static void dmmc_set_clock(struct mmc *mmc, uint clock)
  46. {
  47. struct davinci_mmc *host = mmc->priv;
  48. #else
  49. static void davinci_mmc_set_clock(struct udevice *dev, uint clock)
  50. {
  51. struct davinci_mmc_priv *host = dev_get_priv(dev);
  52. struct mmc *mmc = mmc_get_mmc_dev(dev);
  53. #endif
  54. struct davinci_mmc_regs *regs = host->reg_base;
  55. uint clkrt, sysclk2, act_clock;
  56. if (clock < mmc->cfg->f_min)
  57. clock = mmc->cfg->f_min;
  58. if (clock > mmc->cfg->f_max)
  59. clock = mmc->cfg->f_max;
  60. set_val(&regs->mmcclk, 0);
  61. sysclk2 = host->input_clk;
  62. clkrt = (sysclk2 / (2 * clock)) - 1;
  63. /* Calculate the actual clock for the divider used */
  64. act_clock = (sysclk2 / (2 * (clkrt + 1)));
  65. /* Adjust divider if actual clock exceeds the required clock */
  66. if (act_clock > clock)
  67. clkrt++;
  68. /* check clock divider boundary and correct it */
  69. if (clkrt > 0xFF)
  70. clkrt = 0xFF;
  71. set_val(&regs->mmcclk, (clkrt | MMCCLK_CLKEN));
  72. }
  73. /* Status bit wait loop for MMCST1 */
  74. static int
  75. dmmc_wait_fifo_status(volatile struct davinci_mmc_regs *regs, uint status)
  76. {
  77. uint wdog = WATCHDOG_COUNT;
  78. while (--wdog && ((get_val(&regs->mmcst1) & status) != status))
  79. udelay(10);
  80. if (!(get_val(&regs->mmcctl) & MMCCTL_WIDTH_4_BIT))
  81. udelay(100);
  82. if (wdog == 0)
  83. return -ECOMM;
  84. return 0;
  85. }
  86. /* Busy bit wait loop for MMCST1 */
  87. static int dmmc_busy_wait(volatile struct davinci_mmc_regs *regs)
  88. {
  89. uint wdog = WATCHDOG_COUNT;
  90. while (--wdog && (get_val(&regs->mmcst1) & MMCST1_BUSY))
  91. udelay(10);
  92. if (wdog == 0)
  93. return -ECOMM;
  94. return 0;
  95. }
  96. /* Status bit wait loop for MMCST0 - Checks for error bits as well */
  97. static int dmmc_check_status(volatile struct davinci_mmc_regs *regs,
  98. uint *cur_st, uint st_ready, uint st_error)
  99. {
  100. uint wdog = WATCHDOG_COUNT;
  101. uint mmcstatus = *cur_st;
  102. while (wdog--) {
  103. if (mmcstatus & st_ready) {
  104. *cur_st = mmcstatus;
  105. mmcstatus = get_val(&regs->mmcst1);
  106. return 0;
  107. } else if (mmcstatus & st_error) {
  108. if (mmcstatus & MMCST0_TOUTRS)
  109. return -ETIMEDOUT;
  110. printf("[ ST0 ERROR %x]\n", mmcstatus);
  111. /*
  112. * Ignore CRC errors as some MMC cards fail to
  113. * initialize on DM365-EVM on the SD1 slot
  114. */
  115. if (mmcstatus & MMCST0_CRCRS)
  116. return 0;
  117. return -ECOMM;
  118. }
  119. udelay(10);
  120. mmcstatus = get_val(&regs->mmcst0);
  121. }
  122. printf("Status %x Timeout ST0:%x ST1:%x\n", st_ready, mmcstatus,
  123. get_val(&regs->mmcst1));
  124. return -ECOMM;
  125. }
  126. /*
  127. * Sends a command out on the bus. Takes the device pointer,
  128. * a command pointer, and an optional data pointer.
  129. */
  130. #if !CONFIG_IS_ENABLED(DM_MMC)
  131. static int dmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  132. {
  133. struct davinci_mmc *host = mmc->priv;
  134. #else
  135. static int
  136. davinci_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, struct mmc_data *data)
  137. {
  138. struct davinci_mmc_priv *host = dev_get_priv(dev);
  139. #endif
  140. volatile struct davinci_mmc_regs *regs = host->reg_base;
  141. uint mmcstatus, status_rdy, status_err;
  142. uint i, cmddata, bytes_left = 0;
  143. int fifo_words, fifo_bytes, err;
  144. char *data_buf = NULL;
  145. /* Clear status registers */
  146. mmcstatus = get_val(&regs->mmcst0);
  147. fifo_words = (host->version == MMC_CTLR_VERSION_2) ? 16 : 8;
  148. fifo_bytes = fifo_words << 2;
  149. /* Wait for any previous busy signal to be cleared */
  150. dmmc_busy_wait(regs);
  151. cmddata = cmd->cmdidx;
  152. cmddata |= MMCCMD_PPLEN;
  153. /* Send init clock for CMD0 */
  154. if (cmd->cmdidx == MMC_CMD_GO_IDLE_STATE)
  155. cmddata |= MMCCMD_INITCK;
  156. switch (cmd->resp_type) {
  157. case MMC_RSP_R1b:
  158. cmddata |= MMCCMD_BSYEXP;
  159. /* Fall-through */
  160. case MMC_RSP_R1: /* R1, R1b, R5, R6, R7 */
  161. cmddata |= MMCCMD_RSPFMT_R1567;
  162. break;
  163. case MMC_RSP_R2:
  164. cmddata |= MMCCMD_RSPFMT_R2;
  165. break;
  166. case MMC_RSP_R3: /* R3, R4 */
  167. cmddata |= MMCCMD_RSPFMT_R3;
  168. break;
  169. }
  170. set_val(&regs->mmcim, 0);
  171. if (data) {
  172. /* clear previous data transfer if any and set new one */
  173. bytes_left = (data->blocksize * data->blocks);
  174. /* Reset FIFO - Always use 32 byte fifo threshold */
  175. set_val(&regs->mmcfifoctl,
  176. (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  177. if (host->version == MMC_CTLR_VERSION_2)
  178. cmddata |= MMCCMD_DMATRIG;
  179. cmddata |= MMCCMD_WDATX;
  180. if (data->flags == MMC_DATA_READ) {
  181. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  182. } else if (data->flags == MMC_DATA_WRITE) {
  183. set_val(&regs->mmcfifoctl,
  184. (MMCFIFOCTL_FIFOLEV |
  185. MMCFIFOCTL_FIFODIR));
  186. cmddata |= MMCCMD_DTRW;
  187. }
  188. set_val(&regs->mmctod, 0xFFFF);
  189. set_val(&regs->mmcnblk, (data->blocks & MMCNBLK_NBLK_MASK));
  190. set_val(&regs->mmcblen, (data->blocksize & MMCBLEN_BLEN_MASK));
  191. if (data->flags == MMC_DATA_WRITE) {
  192. uint val;
  193. data_buf = (char *)data->src;
  194. /* For write, fill FIFO with data before issue of CMD */
  195. for (i = 0; (i < fifo_words) && bytes_left; i++) {
  196. memcpy((char *)&val, data_buf, 4);
  197. set_val(&regs->mmcdxr, val);
  198. data_buf += 4;
  199. bytes_left -= 4;
  200. }
  201. }
  202. } else {
  203. set_val(&regs->mmcblen, 0);
  204. set_val(&regs->mmcnblk, 0);
  205. }
  206. set_val(&regs->mmctor, 0x1FFF);
  207. /* Send the command */
  208. set_val(&regs->mmcarghl, cmd->cmdarg);
  209. set_val(&regs->mmccmd, cmddata);
  210. status_rdy = MMCST0_RSPDNE;
  211. status_err = (MMCST0_TOUTRS | MMCST0_TOUTRD |
  212. MMCST0_CRCWR | MMCST0_CRCRD);
  213. if (cmd->resp_type & MMC_RSP_CRC)
  214. status_err |= MMCST0_CRCRS;
  215. mmcstatus = get_val(&regs->mmcst0);
  216. err = dmmc_check_status(regs, &mmcstatus, status_rdy, status_err);
  217. if (err)
  218. return err;
  219. /* For R1b wait for busy done */
  220. if (cmd->resp_type == MMC_RSP_R1b)
  221. dmmc_busy_wait(regs);
  222. /* Collect response from controller for specific commands */
  223. if (mmcstatus & MMCST0_RSPDNE) {
  224. /* Copy the response to the response buffer */
  225. if (cmd->resp_type & MMC_RSP_136) {
  226. cmd->response[0] = get_val(&regs->mmcrsp67);
  227. cmd->response[1] = get_val(&regs->mmcrsp45);
  228. cmd->response[2] = get_val(&regs->mmcrsp23);
  229. cmd->response[3] = get_val(&regs->mmcrsp01);
  230. } else if (cmd->resp_type & MMC_RSP_PRESENT) {
  231. cmd->response[0] = get_val(&regs->mmcrsp67);
  232. }
  233. }
  234. if (data == NULL)
  235. return 0;
  236. if (data->flags == MMC_DATA_READ) {
  237. /* check for DATDNE along with DRRDY as the controller might
  238. * set the DATDNE without DRRDY for smaller transfers with
  239. * less than FIFO threshold bytes
  240. */
  241. status_rdy = MMCST0_DRRDY | MMCST0_DATDNE;
  242. status_err = MMCST0_TOUTRD | MMCST0_CRCRD;
  243. data_buf = data->dest;
  244. } else {
  245. status_rdy = MMCST0_DXRDY | MMCST0_DATDNE;
  246. status_err = MMCST0_CRCWR;
  247. }
  248. /* Wait until all of the blocks are transferred */
  249. while (bytes_left) {
  250. err = dmmc_check_status(regs, &mmcstatus, status_rdy,
  251. status_err);
  252. if (err)
  253. return err;
  254. if (data->flags == MMC_DATA_READ) {
  255. /*
  256. * MMC controller sets the Data receive ready bit
  257. * (DRRDY) in MMCST0 even before the entire FIFO is
  258. * full. This results in erratic behavior if we start
  259. * reading the FIFO soon after DRRDY. Wait for the
  260. * FIFO full bit in MMCST1 for proper FIFO clearing.
  261. */
  262. if (bytes_left > fifo_bytes)
  263. dmmc_wait_fifo_status(regs, 0x4a);
  264. else if (bytes_left == fifo_bytes) {
  265. dmmc_wait_fifo_status(regs, 0x40);
  266. if (cmd->cmdidx == MMC_CMD_SEND_EXT_CSD)
  267. udelay(600);
  268. }
  269. for (i = 0; bytes_left && (i < fifo_words); i++) {
  270. cmddata = get_val(&regs->mmcdrr);
  271. memcpy(data_buf, (char *)&cmddata, 4);
  272. data_buf += 4;
  273. bytes_left -= 4;
  274. }
  275. } else {
  276. /*
  277. * MMC controller sets the Data transmit ready bit
  278. * (DXRDY) in MMCST0 even before the entire FIFO is
  279. * empty. This results in erratic behavior if we start
  280. * writing the FIFO soon after DXRDY. Wait for the
  281. * FIFO empty bit in MMCST1 for proper FIFO clearing.
  282. */
  283. dmmc_wait_fifo_status(regs, MMCST1_FIFOEMP);
  284. for (i = 0; bytes_left && (i < fifo_words); i++) {
  285. memcpy((char *)&cmddata, data_buf, 4);
  286. set_val(&regs->mmcdxr, cmddata);
  287. data_buf += 4;
  288. bytes_left -= 4;
  289. }
  290. dmmc_busy_wait(regs);
  291. }
  292. }
  293. err = dmmc_check_status(regs, &mmcstatus, MMCST0_DATDNE, status_err);
  294. if (err)
  295. return err;
  296. return 0;
  297. }
  298. /* Initialize Davinci MMC controller */
  299. #if !CONFIG_IS_ENABLED(DM_MMC)
  300. static int dmmc_init(struct mmc *mmc)
  301. {
  302. struct davinci_mmc *host = mmc->priv;
  303. #else
  304. static int davinci_dm_mmc_init(struct udevice *dev)
  305. {
  306. struct davinci_mmc_priv *host = dev_get_priv(dev);
  307. #endif
  308. struct davinci_mmc_regs *regs = host->reg_base;
  309. /* Clear status registers explicitly - soft reset doesn't clear it
  310. * If Uboot is invoked from UBL with SDMMC Support, the status
  311. * registers can have uncleared bits
  312. */
  313. get_val(&regs->mmcst0);
  314. get_val(&regs->mmcst1);
  315. /* Hold software reset */
  316. set_bit(&regs->mmcctl, MMCCTL_DATRST);
  317. set_bit(&regs->mmcctl, MMCCTL_CMDRST);
  318. udelay(10);
  319. set_val(&regs->mmcclk, 0x0);
  320. set_val(&regs->mmctor, 0x1FFF);
  321. set_val(&regs->mmctod, 0xFFFF);
  322. /* Clear software reset */
  323. clear_bit(&regs->mmcctl, MMCCTL_DATRST);
  324. clear_bit(&regs->mmcctl, MMCCTL_CMDRST);
  325. udelay(10);
  326. /* Reset FIFO - Always use the maximum fifo threshold */
  327. set_val(&regs->mmcfifoctl, (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  328. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  329. return 0;
  330. }
  331. /* Set buswidth or clock as indicated by the MMC framework */
  332. #if !CONFIG_IS_ENABLED(DM_MMC)
  333. static int dmmc_set_ios(struct mmc *mmc)
  334. {
  335. struct davinci_mmc *host = mmc->priv;
  336. struct davinci_mmc_regs *regs = host->reg_base;
  337. #else
  338. static int davinci_mmc_set_ios(struct udevice *dev)
  339. {
  340. struct mmc *mmc = mmc_get_mmc_dev(dev);
  341. struct davinci_mmc_priv *host = dev_get_priv(dev);
  342. struct davinci_mmc_regs *regs = host->reg_base;
  343. #endif
  344. /* Set the bus width */
  345. if (mmc->bus_width == 4)
  346. set_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  347. else
  348. clear_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  349. /* Set clock speed */
  350. if (mmc->clock) {
  351. #if !CONFIG_IS_ENABLED(DM_MMC)
  352. dmmc_set_clock(mmc, mmc->clock);
  353. #else
  354. davinci_mmc_set_clock(dev, mmc->clock);
  355. #endif
  356. }
  357. return 0;
  358. }
  359. #if !CONFIG_IS_ENABLED(DM_MMC)
  360. static const struct mmc_ops dmmc_ops = {
  361. .send_cmd = dmmc_send_cmd,
  362. .set_ios = dmmc_set_ios,
  363. .init = dmmc_init,
  364. };
  365. #else
  366. static int davinci_mmc_getcd(struct udevice *dev)
  367. {
  368. int value = -1;
  369. #if CONFIG_IS_ENABLED(DM_GPIO)
  370. struct davinci_mmc_priv *priv = dev_get_priv(dev);
  371. value = dm_gpio_get_value(&priv->cd_gpio);
  372. #endif
  373. /* if no CD return as 1 */
  374. if (value < 0)
  375. return 1;
  376. return value;
  377. }
  378. static int davinci_mmc_getwp(struct udevice *dev)
  379. {
  380. int value = -1;
  381. #if CONFIG_IS_ENABLED(DM_GPIO)
  382. struct davinci_mmc_priv *priv = dev_get_priv(dev);
  383. value = dm_gpio_get_value(&priv->wp_gpio);
  384. #endif
  385. /* if no WP return as 0 */
  386. if (value < 0)
  387. return 0;
  388. return value;
  389. }
  390. static const struct dm_mmc_ops davinci_mmc_ops = {
  391. .send_cmd = davinci_mmc_send_cmd,
  392. .set_ios = davinci_mmc_set_ios,
  393. .get_cd = davinci_mmc_getcd,
  394. .get_wp = davinci_mmc_getwp,
  395. };
  396. #endif
  397. #if !CONFIG_IS_ENABLED(DM_MMC)
  398. /* Called from board_mmc_init during startup. Can be called multiple times
  399. * depending on the number of slots available on board and controller
  400. */
  401. int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host)
  402. {
  403. host->cfg.name = "davinci";
  404. host->cfg.ops = &dmmc_ops;
  405. host->cfg.f_min = 200000;
  406. host->cfg.f_max = 25000000;
  407. host->cfg.voltages = host->voltages;
  408. host->cfg.host_caps = host->host_caps;
  409. host->cfg.b_max = DAVINCI_MAX_BLOCKS;
  410. mmc_create(&host->cfg, host);
  411. return 0;
  412. }
  413. #else
  414. static int davinci_mmc_probe(struct udevice *dev)
  415. {
  416. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  417. struct davinci_mmc_plat *plat = dev_get_platdata(dev);
  418. struct davinci_mmc_priv *priv = dev_get_priv(dev);
  419. struct mmc_config *cfg = &plat->cfg;
  420. struct davinci_of_data *data =
  421. (struct davinci_of_data *)dev_get_driver_data(dev);
  422. cfg->f_min = 200000;
  423. cfg->f_max = 25000000;
  424. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
  425. cfg->host_caps = MMC_MODE_4BIT, /* DA850 supports only 4-bit SD/MMC */
  426. cfg->b_max = DAVINCI_MAX_BLOCKS;
  427. if (data) {
  428. cfg->name = data->name;
  429. priv->version = data->version;
  430. }
  431. priv->reg_base = (struct davinci_mmc_regs *)dev_read_addr(dev);
  432. priv->input_clk = clk_get(DAVINCI_MMCSD_CLKID);
  433. #if CONFIG_IS_ENABLED(DM_GPIO)
  434. /* These GPIOs are optional */
  435. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  436. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  437. #endif
  438. upriv->mmc = &plat->mmc;
  439. return davinci_dm_mmc_init(dev);
  440. }
  441. static int davinci_mmc_bind(struct udevice *dev)
  442. {
  443. struct davinci_mmc_plat *plat = dev_get_platdata(dev);
  444. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  445. }
  446. const struct davinci_of_data davinci_mmc_host_info[] = {
  447. {
  448. .name = "dm6441-mmc",
  449. .version = MMC_CTLR_VERSION_1,
  450. },
  451. {
  452. .name = "da830-mmc",
  453. .version = MMC_CTLR_VERSION_2,
  454. },
  455. {},
  456. };
  457. static const struct udevice_id davinci_mmc_ids[] = {
  458. {
  459. .compatible = "ti,dm6441-mmc",
  460. .data = (ulong) &davinci_mmc_host_info[MMC_CTLR_VERSION_1]
  461. },
  462. {
  463. .compatible = "ti,da830-mmc",
  464. .data = (ulong) &davinci_mmc_host_info[MMC_CTLR_VERSION_2]
  465. },
  466. {},
  467. };
  468. U_BOOT_DRIVER(davinci_mmc_drv) = {
  469. .name = "davinci_mmc",
  470. .id = UCLASS_MMC,
  471. .of_match = davinci_mmc_ids,
  472. #if CONFIG_BLK
  473. .bind = davinci_mmc_bind,
  474. #endif
  475. .probe = davinci_mmc_probe,
  476. .ops = &davinci_mmc_ops,
  477. .platdata_auto_alloc_size = sizeof(struct davinci_mmc_plat),
  478. .priv_auto_alloc_size = sizeof(struct davinci_mmc_priv),
  479. };
  480. #endif