kona_i2c.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2013 Broadcom Corporation.
  4. *
  5. * NOTE: This driver should be converted to driver model before June 2017.
  6. * Please see doc/driver-model/i2c-howto.txt for instructions.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <linux/errno.h>
  11. #include <asm/arch/sysmap.h>
  12. #include <asm/kona-common/clk.h>
  13. #include <i2c.h>
  14. /* Hardware register offsets and field defintions */
  15. #define CS_OFFSET 0x00000020
  16. #define CS_ACK_SHIFT 3
  17. #define CS_ACK_MASK 0x00000008
  18. #define CS_ACK_CMD_GEN_START 0x00000000
  19. #define CS_ACK_CMD_GEN_RESTART 0x00000001
  20. #define CS_CMD_SHIFT 1
  21. #define CS_CMD_CMD_NO_ACTION 0x00000000
  22. #define CS_CMD_CMD_START_RESTART 0x00000001
  23. #define CS_CMD_CMD_STOP 0x00000002
  24. #define CS_EN_SHIFT 0
  25. #define CS_EN_CMD_ENABLE_BSC 0x00000001
  26. #define TIM_OFFSET 0x00000024
  27. #define TIM_PRESCALE_SHIFT 6
  28. #define TIM_P_SHIFT 3
  29. #define TIM_NO_DIV_SHIFT 2
  30. #define TIM_DIV_SHIFT 0
  31. #define DAT_OFFSET 0x00000028
  32. #define TOUT_OFFSET 0x0000002c
  33. #define TXFCR_OFFSET 0x0000003c
  34. #define TXFCR_FIFO_FLUSH_MASK 0x00000080
  35. #define TXFCR_FIFO_EN_MASK 0x00000040
  36. #define IER_OFFSET 0x00000044
  37. #define IER_READ_COMPLETE_INT_MASK 0x00000010
  38. #define IER_I2C_INT_EN_MASK 0x00000008
  39. #define IER_FIFO_INT_EN_MASK 0x00000002
  40. #define IER_NOACK_EN_MASK 0x00000001
  41. #define ISR_OFFSET 0x00000048
  42. #define ISR_RESERVED_MASK 0xffffff60
  43. #define ISR_CMDBUSY_MASK 0x00000080
  44. #define ISR_READ_COMPLETE_MASK 0x00000010
  45. #define ISR_SES_DONE_MASK 0x00000008
  46. #define ISR_ERR_MASK 0x00000004
  47. #define ISR_TXFIFOEMPTY_MASK 0x00000002
  48. #define ISR_NOACK_MASK 0x00000001
  49. #define CLKEN_OFFSET 0x0000004c
  50. #define CLKEN_AUTOSENSE_OFF_MASK 0x00000080
  51. #define CLKEN_M_SHIFT 4
  52. #define CLKEN_N_SHIFT 1
  53. #define CLKEN_CLKEN_MASK 0x00000001
  54. #define FIFO_STATUS_OFFSET 0x00000054
  55. #define FIFO_STATUS_RXFIFO_EMPTY_MASK 0x00000004
  56. #define FIFO_STATUS_TXFIFO_EMPTY_MASK 0x00000010
  57. #define HSTIM_OFFSET 0x00000058
  58. #define HSTIM_HS_MODE_MASK 0x00008000
  59. #define HSTIM_HS_HOLD_SHIFT 10
  60. #define HSTIM_HS_HIGH_PHASE_SHIFT 5
  61. #define HSTIM_HS_SETUP_SHIFT 0
  62. #define PADCTL_OFFSET 0x0000005c
  63. #define PADCTL_PAD_OUT_EN_MASK 0x00000004
  64. #define RXFCR_OFFSET 0x00000068
  65. #define RXFCR_NACK_EN_SHIFT 7
  66. #define RXFCR_READ_COUNT_SHIFT 0
  67. #define RXFIFORDOUT_OFFSET 0x0000006c
  68. /* Locally used constants */
  69. #define MAX_RX_FIFO_SIZE 64U /* bytes */
  70. #define MAX_TX_FIFO_SIZE 64U /* bytes */
  71. #define I2C_TIMEOUT 100000 /* usecs */
  72. #define WAIT_INT_CHK 100 /* usecs */
  73. #if I2C_TIMEOUT % WAIT_INT_CHK
  74. #error I2C_TIMEOUT must be a multiple of WAIT_INT_CHK
  75. #endif
  76. /* Operations that can be commanded to the controller */
  77. enum bcm_kona_cmd_t {
  78. BCM_CMD_NOACTION = 0,
  79. BCM_CMD_START,
  80. BCM_CMD_RESTART,
  81. BCM_CMD_STOP,
  82. };
  83. enum bus_speed_index {
  84. BCM_SPD_100K = 0,
  85. BCM_SPD_400K,
  86. BCM_SPD_1MHZ,
  87. };
  88. /* Internal divider settings for standard mode, fast mode and fast mode plus */
  89. struct bus_speed_cfg {
  90. uint8_t time_m; /* Number of cycles for setup time */
  91. uint8_t time_n; /* Number of cycles for hold time */
  92. uint8_t prescale; /* Prescale divider */
  93. uint8_t time_p; /* Timing coefficient */
  94. uint8_t no_div; /* Disable clock divider */
  95. uint8_t time_div; /* Post-prescale divider */
  96. };
  97. static const struct bus_speed_cfg std_cfg_table[] = {
  98. [BCM_SPD_100K] = {0x01, 0x01, 0x03, 0x06, 0x00, 0x02},
  99. [BCM_SPD_400K] = {0x05, 0x01, 0x03, 0x05, 0x01, 0x02},
  100. [BCM_SPD_1MHZ] = {0x01, 0x01, 0x03, 0x01, 0x01, 0x03},
  101. };
  102. struct bcm_kona_i2c_dev {
  103. void *base;
  104. uint speed;
  105. const struct bus_speed_cfg *std_cfg;
  106. };
  107. /* Keep these two defines in sync */
  108. #define DEF_SPD 100000
  109. #define DEF_SPD_ENUM BCM_SPD_100K
  110. #define DEF_DEVICE(num) \
  111. {(void *)CONFIG_SYS_I2C_BASE##num, DEF_SPD, &std_cfg_table[DEF_SPD_ENUM]}
  112. static struct bcm_kona_i2c_dev g_i2c_devs[CONFIG_SYS_MAX_I2C_BUS] = {
  113. #ifdef CONFIG_SYS_I2C_BASE0
  114. DEF_DEVICE(0),
  115. #endif
  116. #ifdef CONFIG_SYS_I2C_BASE1
  117. DEF_DEVICE(1),
  118. #endif
  119. #ifdef CONFIG_SYS_I2C_BASE2
  120. DEF_DEVICE(2),
  121. #endif
  122. #ifdef CONFIG_SYS_I2C_BASE3
  123. DEF_DEVICE(3),
  124. #endif
  125. #ifdef CONFIG_SYS_I2C_BASE4
  126. DEF_DEVICE(4),
  127. #endif
  128. #ifdef CONFIG_SYS_I2C_BASE5
  129. DEF_DEVICE(5),
  130. #endif
  131. };
  132. #define I2C_M_TEN 0x0010 /* ten bit address */
  133. #define I2C_M_RD 0x0001 /* read data */
  134. #define I2C_M_NOSTART 0x4000 /* no restart between msgs */
  135. struct kona_i2c_msg {
  136. uint16_t addr;
  137. uint16_t flags;
  138. uint16_t len;
  139. uint8_t *buf;
  140. };
  141. static void bcm_kona_i2c_send_cmd_to_ctrl(struct bcm_kona_i2c_dev *dev,
  142. enum bcm_kona_cmd_t cmd)
  143. {
  144. debug("%s, %d\n", __func__, cmd);
  145. switch (cmd) {
  146. case BCM_CMD_NOACTION:
  147. writel((CS_CMD_CMD_NO_ACTION << CS_CMD_SHIFT) |
  148. (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
  149. dev->base + CS_OFFSET);
  150. break;
  151. case BCM_CMD_START:
  152. writel((CS_ACK_CMD_GEN_START << CS_ACK_SHIFT) |
  153. (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
  154. (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
  155. dev->base + CS_OFFSET);
  156. break;
  157. case BCM_CMD_RESTART:
  158. writel((CS_ACK_CMD_GEN_RESTART << CS_ACK_SHIFT) |
  159. (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
  160. (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
  161. dev->base + CS_OFFSET);
  162. break;
  163. case BCM_CMD_STOP:
  164. writel((CS_CMD_CMD_STOP << CS_CMD_SHIFT) |
  165. (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
  166. dev->base + CS_OFFSET);
  167. break;
  168. default:
  169. printf("Unknown command %d\n", cmd);
  170. }
  171. }
  172. static void bcm_kona_i2c_enable_clock(struct bcm_kona_i2c_dev *dev)
  173. {
  174. writel(readl(dev->base + CLKEN_OFFSET) | CLKEN_CLKEN_MASK,
  175. dev->base + CLKEN_OFFSET);
  176. }
  177. static void bcm_kona_i2c_disable_clock(struct bcm_kona_i2c_dev *dev)
  178. {
  179. writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_CLKEN_MASK,
  180. dev->base + CLKEN_OFFSET);
  181. }
  182. /* Wait until at least one of the mask bit(s) are set */
  183. static unsigned long wait_for_int_timeout(struct bcm_kona_i2c_dev *dev,
  184. unsigned long time_left,
  185. uint32_t mask)
  186. {
  187. uint32_t status;
  188. while (time_left) {
  189. status = readl(dev->base + ISR_OFFSET);
  190. if ((status & ~ISR_RESERVED_MASK) == 0) {
  191. debug("Bogus I2C interrupt 0x%x\n", status);
  192. continue;
  193. }
  194. /* Must flush the TX FIFO when NAK detected */
  195. if (status & ISR_NOACK_MASK)
  196. writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
  197. dev->base + TXFCR_OFFSET);
  198. writel(status & ~ISR_RESERVED_MASK, dev->base + ISR_OFFSET);
  199. if (status & mask) {
  200. /* We are done since one of the mask bits are set */
  201. return time_left;
  202. }
  203. udelay(WAIT_INT_CHK);
  204. time_left -= WAIT_INT_CHK;
  205. }
  206. return 0;
  207. }
  208. /* Send command to I2C bus */
  209. static int bcm_kona_send_i2c_cmd(struct bcm_kona_i2c_dev *dev,
  210. enum bcm_kona_cmd_t cmd)
  211. {
  212. int rc = 0;
  213. unsigned long time_left = I2C_TIMEOUT;
  214. /* Send the command */
  215. bcm_kona_i2c_send_cmd_to_ctrl(dev, cmd);
  216. /* Wait for transaction to finish or timeout */
  217. time_left = wait_for_int_timeout(dev, time_left, IER_I2C_INT_EN_MASK);
  218. if (!time_left) {
  219. printf("controller timed out\n");
  220. rc = -ETIMEDOUT;
  221. }
  222. /* Clear command */
  223. bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
  224. return rc;
  225. }
  226. /* Read a single RX FIFO worth of data from the i2c bus */
  227. static int bcm_kona_i2c_read_fifo_single(struct bcm_kona_i2c_dev *dev,
  228. uint8_t *buf, unsigned int len,
  229. unsigned int last_byte_nak)
  230. {
  231. unsigned long time_left = I2C_TIMEOUT;
  232. /* Start the RX FIFO */
  233. writel((last_byte_nak << RXFCR_NACK_EN_SHIFT) |
  234. (len << RXFCR_READ_COUNT_SHIFT), dev->base + RXFCR_OFFSET);
  235. /* Wait for FIFO read to complete */
  236. time_left =
  237. wait_for_int_timeout(dev, time_left, IER_READ_COMPLETE_INT_MASK);
  238. if (!time_left) {
  239. printf("RX FIFO time out\n");
  240. return -EREMOTEIO;
  241. }
  242. /* Read data from FIFO */
  243. for (; len > 0; len--, buf++)
  244. *buf = readl(dev->base + RXFIFORDOUT_OFFSET);
  245. return 0;
  246. }
  247. /* Read any amount of data using the RX FIFO from the i2c bus */
  248. static int bcm_kona_i2c_read_fifo(struct bcm_kona_i2c_dev *dev,
  249. struct kona_i2c_msg *msg)
  250. {
  251. unsigned int bytes_to_read = MAX_RX_FIFO_SIZE;
  252. unsigned int last_byte_nak = 0;
  253. unsigned int bytes_read = 0;
  254. int rc;
  255. uint8_t *tmp_buf = msg->buf;
  256. while (bytes_read < msg->len) {
  257. if (msg->len - bytes_read <= MAX_RX_FIFO_SIZE) {
  258. last_byte_nak = 1; /* NAK last byte of transfer */
  259. bytes_to_read = msg->len - bytes_read;
  260. }
  261. rc = bcm_kona_i2c_read_fifo_single(dev, tmp_buf, bytes_to_read,
  262. last_byte_nak);
  263. if (rc < 0)
  264. return -EREMOTEIO;
  265. bytes_read += bytes_to_read;
  266. tmp_buf += bytes_to_read;
  267. }
  268. return 0;
  269. }
  270. /* Write a single byte of data to the i2c bus */
  271. static int bcm_kona_i2c_write_byte(struct bcm_kona_i2c_dev *dev, uint8_t data,
  272. unsigned int nak_expected)
  273. {
  274. unsigned long time_left = I2C_TIMEOUT;
  275. unsigned int nak_received;
  276. /* Clear pending session done interrupt */
  277. writel(ISR_SES_DONE_MASK, dev->base + ISR_OFFSET);
  278. /* Send one byte of data */
  279. writel(data, dev->base + DAT_OFFSET);
  280. time_left = wait_for_int_timeout(dev, time_left, IER_I2C_INT_EN_MASK);
  281. if (!time_left) {
  282. debug("controller timed out\n");
  283. return -ETIMEDOUT;
  284. }
  285. nak_received = readl(dev->base + CS_OFFSET) & CS_ACK_MASK ? 1 : 0;
  286. if (nak_received ^ nak_expected) {
  287. debug("unexpected NAK/ACK\n");
  288. return -EREMOTEIO;
  289. }
  290. return 0;
  291. }
  292. /* Write a single TX FIFO worth of data to the i2c bus */
  293. static int bcm_kona_i2c_write_fifo_single(struct bcm_kona_i2c_dev *dev,
  294. uint8_t *buf, unsigned int len)
  295. {
  296. int k;
  297. unsigned long time_left = I2C_TIMEOUT;
  298. unsigned int fifo_status;
  299. /* Write data into FIFO */
  300. for (k = 0; k < len; k++)
  301. writel(buf[k], (dev->base + DAT_OFFSET));
  302. /* Wait for FIFO to empty */
  303. do {
  304. time_left =
  305. wait_for_int_timeout(dev, time_left,
  306. (IER_FIFO_INT_EN_MASK |
  307. IER_NOACK_EN_MASK));
  308. fifo_status = readl(dev->base + FIFO_STATUS_OFFSET);
  309. } while (time_left && !(fifo_status & FIFO_STATUS_TXFIFO_EMPTY_MASK));
  310. /* Check if there was a NAK */
  311. if (readl(dev->base + CS_OFFSET) & CS_ACK_MASK) {
  312. printf("unexpected NAK\n");
  313. return -EREMOTEIO;
  314. }
  315. /* Check if a timeout occurred */
  316. if (!time_left) {
  317. printf("completion timed out\n");
  318. return -EREMOTEIO;
  319. }
  320. return 0;
  321. }
  322. /* Write any amount of data using TX FIFO to the i2c bus */
  323. static int bcm_kona_i2c_write_fifo(struct bcm_kona_i2c_dev *dev,
  324. struct kona_i2c_msg *msg)
  325. {
  326. unsigned int bytes_to_write = MAX_TX_FIFO_SIZE;
  327. unsigned int bytes_written = 0;
  328. int rc;
  329. uint8_t *tmp_buf = msg->buf;
  330. while (bytes_written < msg->len) {
  331. if (msg->len - bytes_written <= MAX_TX_FIFO_SIZE)
  332. bytes_to_write = msg->len - bytes_written;
  333. rc = bcm_kona_i2c_write_fifo_single(dev, tmp_buf,
  334. bytes_to_write);
  335. if (rc < 0)
  336. return -EREMOTEIO;
  337. bytes_written += bytes_to_write;
  338. tmp_buf += bytes_to_write;
  339. }
  340. return 0;
  341. }
  342. /* Send i2c address */
  343. static int bcm_kona_i2c_do_addr(struct bcm_kona_i2c_dev *dev,
  344. struct kona_i2c_msg *msg)
  345. {
  346. unsigned char addr;
  347. if (msg->flags & I2C_M_TEN) {
  348. /* First byte is 11110XX0 where XX is upper 2 bits */
  349. addr = 0xf0 | ((msg->addr & 0x300) >> 7);
  350. if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
  351. return -EREMOTEIO;
  352. /* Second byte is the remaining 8 bits */
  353. addr = msg->addr & 0xff;
  354. if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
  355. return -EREMOTEIO;
  356. if (msg->flags & I2C_M_RD) {
  357. /* For read, send restart command */
  358. if (bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART) < 0)
  359. return -EREMOTEIO;
  360. /* Then re-send the first byte with the read bit set */
  361. addr = 0xf0 | ((msg->addr & 0x300) >> 7) | 0x01;
  362. if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
  363. return -EREMOTEIO;
  364. }
  365. } else {
  366. addr = msg->addr << 1;
  367. if (msg->flags & I2C_M_RD)
  368. addr |= 1;
  369. if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
  370. return -EREMOTEIO;
  371. }
  372. return 0;
  373. }
  374. static void bcm_kona_i2c_enable_autosense(struct bcm_kona_i2c_dev *dev)
  375. {
  376. writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_AUTOSENSE_OFF_MASK,
  377. dev->base + CLKEN_OFFSET);
  378. }
  379. static void bcm_kona_i2c_config_timing(struct bcm_kona_i2c_dev *dev)
  380. {
  381. writel(readl(dev->base + HSTIM_OFFSET) & ~HSTIM_HS_MODE_MASK,
  382. dev->base + HSTIM_OFFSET);
  383. writel((dev->std_cfg->prescale << TIM_PRESCALE_SHIFT) |
  384. (dev->std_cfg->time_p << TIM_P_SHIFT) |
  385. (dev->std_cfg->no_div << TIM_NO_DIV_SHIFT) |
  386. (dev->std_cfg->time_div << TIM_DIV_SHIFT),
  387. dev->base + TIM_OFFSET);
  388. writel((dev->std_cfg->time_m << CLKEN_M_SHIFT) |
  389. (dev->std_cfg->time_n << CLKEN_N_SHIFT) |
  390. CLKEN_CLKEN_MASK, dev->base + CLKEN_OFFSET);
  391. }
  392. /* Master transfer function */
  393. static int bcm_kona_i2c_xfer(struct bcm_kona_i2c_dev *dev,
  394. struct kona_i2c_msg msgs[], int num)
  395. {
  396. struct kona_i2c_msg *pmsg;
  397. int rc = 0;
  398. int i;
  399. /* Enable pad output */
  400. writel(0, dev->base + PADCTL_OFFSET);
  401. /* Enable internal clocks */
  402. bcm_kona_i2c_enable_clock(dev);
  403. /* Send start command */
  404. rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_START);
  405. if (rc < 0) {
  406. printf("Start command failed rc = %d\n", rc);
  407. goto xfer_disable_pad;
  408. }
  409. /* Loop through all messages */
  410. for (i = 0; i < num; i++) {
  411. pmsg = &msgs[i];
  412. /* Send restart for subsequent messages */
  413. if ((i != 0) && ((pmsg->flags & I2C_M_NOSTART) == 0)) {
  414. rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART);
  415. if (rc < 0) {
  416. printf("restart cmd failed rc = %d\n", rc);
  417. goto xfer_send_stop;
  418. }
  419. }
  420. /* Send slave address */
  421. if (!(pmsg->flags & I2C_M_NOSTART)) {
  422. rc = bcm_kona_i2c_do_addr(dev, pmsg);
  423. if (rc < 0) {
  424. debug("NAK from addr %2.2x msg#%d rc = %d\n",
  425. pmsg->addr, i, rc);
  426. goto xfer_send_stop;
  427. }
  428. }
  429. /* Perform data transfer */
  430. if (pmsg->flags & I2C_M_RD) {
  431. rc = bcm_kona_i2c_read_fifo(dev, pmsg);
  432. if (rc < 0) {
  433. printf("read failure\n");
  434. goto xfer_send_stop;
  435. }
  436. } else {
  437. rc = bcm_kona_i2c_write_fifo(dev, pmsg);
  438. if (rc < 0) {
  439. printf("write failure");
  440. goto xfer_send_stop;
  441. }
  442. }
  443. }
  444. rc = num;
  445. xfer_send_stop:
  446. /* Send a STOP command */
  447. bcm_kona_send_i2c_cmd(dev, BCM_CMD_STOP);
  448. xfer_disable_pad:
  449. /* Disable pad output */
  450. writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
  451. /* Stop internal clock */
  452. bcm_kona_i2c_disable_clock(dev);
  453. return rc;
  454. }
  455. static uint bcm_kona_i2c_assign_bus_speed(struct bcm_kona_i2c_dev *dev,
  456. uint speed)
  457. {
  458. switch (speed) {
  459. case 100000:
  460. dev->std_cfg = &std_cfg_table[BCM_SPD_100K];
  461. break;
  462. case 400000:
  463. dev->std_cfg = &std_cfg_table[BCM_SPD_400K];
  464. break;
  465. case 1000000:
  466. dev->std_cfg = &std_cfg_table[BCM_SPD_1MHZ];
  467. break;
  468. default:
  469. printf("%d hz bus speed not supported\n", speed);
  470. return -EINVAL;
  471. }
  472. dev->speed = speed;
  473. return 0;
  474. }
  475. static void bcm_kona_i2c_init(struct bcm_kona_i2c_dev *dev)
  476. {
  477. /* Parse bus speed */
  478. bcm_kona_i2c_assign_bus_speed(dev, dev->speed);
  479. /* Enable internal clocks */
  480. bcm_kona_i2c_enable_clock(dev);
  481. /* Configure internal dividers */
  482. bcm_kona_i2c_config_timing(dev);
  483. /* Disable timeout */
  484. writel(0, dev->base + TOUT_OFFSET);
  485. /* Enable autosense */
  486. bcm_kona_i2c_enable_autosense(dev);
  487. /* Enable TX FIFO */
  488. writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
  489. dev->base + TXFCR_OFFSET);
  490. /* Mask all interrupts */
  491. writel(0, dev->base + IER_OFFSET);
  492. /* Clear all pending interrupts */
  493. writel(ISR_CMDBUSY_MASK |
  494. ISR_READ_COMPLETE_MASK |
  495. ISR_SES_DONE_MASK |
  496. ISR_ERR_MASK |
  497. ISR_TXFIFOEMPTY_MASK | ISR_NOACK_MASK, dev->base + ISR_OFFSET);
  498. /* Enable the controller but leave it idle */
  499. bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
  500. /* Disable pad output */
  501. writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
  502. }
  503. /*
  504. * uboot layer
  505. */
  506. struct bcm_kona_i2c_dev *kona_get_dev(struct i2c_adapter *adap)
  507. {
  508. return &g_i2c_devs[adap->hwadapnr];
  509. }
  510. static void kona_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
  511. {
  512. struct bcm_kona_i2c_dev *dev = kona_get_dev(adap);
  513. if (clk_bsc_enable(dev->base))
  514. return;
  515. bcm_kona_i2c_init(dev);
  516. }
  517. static int kona_i2c_read(struct i2c_adapter *adap, uchar chip, uint addr,
  518. int alen, uchar *buffer, int len)
  519. {
  520. /* msg[0] writes the addr, msg[1] reads the data */
  521. struct kona_i2c_msg msg[2];
  522. unsigned char msgbuf0[64];
  523. struct bcm_kona_i2c_dev *dev = kona_get_dev(adap);
  524. msg[0].addr = chip;
  525. msg[0].flags = 0;
  526. msg[0].len = 1;
  527. msg[0].buf = msgbuf0; /* msgbuf0 contains incrementing reg addr */
  528. msg[1].addr = chip;
  529. msg[1].flags = I2C_M_RD;
  530. /* msg[1].buf dest ptr increments each read */
  531. msgbuf0[0] = (unsigned char)addr;
  532. msg[1].buf = buffer;
  533. msg[1].len = len;
  534. if (bcm_kona_i2c_xfer(dev, msg, 2) < 0) {
  535. /* Sending 2 i2c messages */
  536. kona_i2c_init(adap, adap->speed, adap->slaveaddr);
  537. debug("I2C read: I/O error\n");
  538. return -EIO;
  539. }
  540. return 0;
  541. }
  542. static int kona_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
  543. int alen, uchar *buffer, int len)
  544. {
  545. struct kona_i2c_msg msg[1];
  546. unsigned char msgbuf0[64];
  547. unsigned int i;
  548. struct bcm_kona_i2c_dev *dev = kona_get_dev(adap);
  549. msg[0].addr = chip;
  550. msg[0].flags = 0;
  551. msg[0].len = 2; /* addr byte plus data */
  552. msg[0].buf = msgbuf0;
  553. for (i = 0; i < len; i++) {
  554. msgbuf0[0] = addr++;
  555. msgbuf0[1] = buffer[i];
  556. if (bcm_kona_i2c_xfer(dev, msg, 1) < 0) {
  557. kona_i2c_init(adap, adap->speed, adap->slaveaddr);
  558. debug("I2C write: I/O error\n");
  559. return -EIO;
  560. }
  561. }
  562. return 0;
  563. }
  564. static int kona_i2c_probe(struct i2c_adapter *adap, uchar chip)
  565. {
  566. uchar tmp;
  567. /*
  568. * read addr 0x0 of the given chip.
  569. */
  570. return kona_i2c_read(adap, chip, 0x0, 1, &tmp, 1);
  571. }
  572. static uint kona_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed)
  573. {
  574. struct bcm_kona_i2c_dev *dev = kona_get_dev(adap);
  575. return bcm_kona_i2c_assign_bus_speed(dev, speed);
  576. }
  577. /*
  578. * Register kona i2c adapters. Keep the order below so
  579. * that the bus number matches the adapter number.
  580. */
  581. #define DEF_ADAPTER(num) \
  582. U_BOOT_I2C_ADAP_COMPLETE(kona##num, kona_i2c_init, kona_i2c_probe, \
  583. kona_i2c_read, kona_i2c_write, \
  584. kona_i2c_set_bus_speed, DEF_SPD, 0x00, num)
  585. #ifdef CONFIG_SYS_I2C_BASE0
  586. DEF_ADAPTER(0)
  587. #endif
  588. #ifdef CONFIG_SYS_I2C_BASE1
  589. DEF_ADAPTER(1)
  590. #endif
  591. #ifdef CONFIG_SYS_I2C_BASE2
  592. DEF_ADAPTER(2)
  593. #endif
  594. #ifdef CONFIG_SYS_I2C_BASE3
  595. DEF_ADAPTER(3)
  596. #endif
  597. #ifdef CONFIG_SYS_I2C_BASE4
  598. DEF_ADAPTER(4)
  599. #endif
  600. #ifdef CONFIG_SYS_I2C_BASE5
  601. DEF_ADAPTER(5)
  602. #endif