xor.h 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef __XOR_H
  6. #define __XOR_H
  7. #include "ddr3_hw_training.h"
  8. #define MV_XOR_MAX_CHAN 4 /* total channels for all units together */
  9. /*
  10. * This enumerator describes the type of functionality the XOR channel
  11. * can have while using the same data structures.
  12. */
  13. enum xor_type {
  14. MV_XOR, /* XOR channel functions as XOR accelerator */
  15. MV_DMA, /* XOR channel functions as IDMA channel */
  16. MV_CRC32 /* XOR channel functions as CRC 32 calculator */
  17. };
  18. /*
  19. * This enumerator describes the set of commands that can be applied on
  20. * an engine (e.g. IDMA, XOR). Appling a comman depends on the current
  21. * status (see MV_STATE enumerator)
  22. * Start can be applied only when status is IDLE
  23. * Stop can be applied only when status is IDLE, ACTIVE or PAUSED
  24. * Pause can be applied only when status is ACTIVE
  25. * Restart can be applied only when status is PAUSED
  26. */
  27. enum mv_command {
  28. MV_START, /* Start */
  29. MV_STOP, /* Stop */
  30. MV_PAUSE, /* Pause */
  31. MV_RESTART /* Restart */
  32. };
  33. /*
  34. * This enumerator describes the set of state conditions.
  35. * Moving from one state to other is stricted.
  36. */
  37. enum mv_state {
  38. MV_IDLE,
  39. MV_ACTIVE,
  40. MV_PAUSED,
  41. MV_UNDEFINED_STATE
  42. };
  43. /* XOR descriptor structure for CRC and DMA descriptor */
  44. struct crc_dma_desc {
  45. u32 status; /* Successful descriptor execution indication */
  46. u32 crc32_result; /* Result of CRC-32 calculation */
  47. u32 desc_cmd; /* type of operation to be carried out on the data */
  48. u32 next_desc_ptr; /* Next descriptor address pointer */
  49. u32 byte_cnt; /* Size of source block part represented by the descriptor */
  50. u32 dst_addr; /* Destination Block address pointer (not used in CRC32 */
  51. u32 src_addr0; /* Mode: Source Block address pointer */
  52. u32 src_addr1; /* Mode: Source Block address pointer */
  53. } __packed;
  54. void mv_xor_hal_init(u32 chan_num);
  55. int mv_xor_state_get(u32 chan);
  56. void mv_sys_xor_init(MV_DRAM_INFO *dram_info);
  57. void mv_sys_xor_finish(void);
  58. int mv_xor_transfer(u32 chan, int xor_type, u32 xor_chain_ptr);
  59. int mv_xor_mem_init(u32 chan, u32 start_ptr, u32 block_size, u32 init_val_high,
  60. u32 init_val_low);
  61. #endif /* __XOR_H */