mpc85xx_ddr_gen3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <asm/processor.h>
  9. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  10. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  11. #endif
  12. /*
  13. * regs has the to-be-set values for DDR controller registers
  14. * ctrl_num is the DDR controller number
  15. * step: 0 goes through the initialization in one pass
  16. * 1 sets registers and returns before enabling controller
  17. * 2 resumes from step 1 and continues to initialize
  18. * Dividing the initialization to two steps to deassert DDR reset signal
  19. * to comply with JEDEC specs for RDIMMs.
  20. */
  21. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  22. unsigned int ctrl_num, int step)
  23. {
  24. unsigned int i, bus_width;
  25. struct ccsr_ddr __iomem *ddr;
  26. u32 temp_sdram_cfg;
  27. u32 total_gb_size_per_controller;
  28. int timeout;
  29. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  30. int timeout_save;
  31. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  32. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  33. int csn = -1;
  34. #endif
  35. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  36. u32 save1, save2;
  37. #endif
  38. switch (ctrl_num) {
  39. case 0:
  40. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  41. break;
  42. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  43. case 1:
  44. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  45. break;
  46. #endif
  47. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  48. case 2:
  49. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  50. break;
  51. #endif
  52. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  53. case 3:
  54. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  55. break;
  56. #endif
  57. default:
  58. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  59. return;
  60. }
  61. if (step == 2)
  62. goto step2;
  63. if (regs->ddr_eor)
  64. out_be32(&ddr->eor, regs->ddr_eor);
  65. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  66. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  67. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  68. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  69. cs_ea = regs->cs[i].bnds & 0xfff;
  70. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  71. csn = i;
  72. csn_bnds_backup = regs->cs[i].bnds;
  73. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  74. if (cs_ea > 0xeff)
  75. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  76. else
  77. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  78. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  79. "change it to 0x%x\n",
  80. csn, csn_bnds_backup, regs->cs[i].bnds);
  81. break;
  82. }
  83. }
  84. #endif
  85. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  86. if (i == 0) {
  87. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  88. out_be32(&ddr->cs0_config, regs->cs[i].config);
  89. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  90. } else if (i == 1) {
  91. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  92. out_be32(&ddr->cs1_config, regs->cs[i].config);
  93. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  94. } else if (i == 2) {
  95. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  96. out_be32(&ddr->cs2_config, regs->cs[i].config);
  97. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  98. } else if (i == 3) {
  99. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  100. out_be32(&ddr->cs3_config, regs->cs[i].config);
  101. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  102. }
  103. }
  104. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  105. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  106. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  107. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  108. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  109. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  110. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  111. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  112. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  113. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  114. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  115. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  116. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  117. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  118. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  119. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  120. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  121. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  122. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  123. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  124. #ifndef CONFIG_SYS_FSL_DDR_EMU
  125. /*
  126. * Skip these two registers if running on emulator
  127. * because emulator doesn't have skew between bytes.
  128. */
  129. if (regs->ddr_wrlvl_cntl_2)
  130. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  131. if (regs->ddr_wrlvl_cntl_3)
  132. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  133. #endif
  134. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  135. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  136. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  137. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  138. #ifdef CONFIG_DEEP_SLEEP
  139. if (is_warm_boot()) {
  140. out_be32(&ddr->sdram_cfg_2,
  141. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  142. out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  143. out_be32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  144. /* DRAM VRef will not be trained */
  145. out_be32(&ddr->ddr_cdr2,
  146. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  147. } else
  148. #endif
  149. {
  150. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  151. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  152. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  153. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  154. }
  155. out_be32(&ddr->err_disable, regs->err_disable);
  156. out_be32(&ddr->err_int_en, regs->err_int_en);
  157. for (i = 0; i < 32; i++) {
  158. if (regs->debug[i]) {
  159. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  160. out_be32(&ddr->debug[i], regs->debug[i]);
  161. }
  162. }
  163. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  164. out_be32(&ddr->debug[12], 0x00000015);
  165. out_be32(&ddr->debug[21], 0x24000000);
  166. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  167. /*
  168. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  169. * deasserted. Clocks start when any chip select is enabled and clock
  170. * control register is set. Because all DDR components are connected to
  171. * one reset signal, this needs to be done in two steps. Step 1 is to
  172. * get the clocks started. Step 2 resumes after reset signal is
  173. * deasserted.
  174. */
  175. if (step == 1) {
  176. udelay(200);
  177. return;
  178. }
  179. step2:
  180. /* Set, but do not enable the memory */
  181. temp_sdram_cfg = regs->ddr_sdram_cfg;
  182. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  183. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  184. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  185. debug("Workaround for ERRATUM_DDR_A003\n");
  186. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  187. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  188. out_be32(&ddr->debug[2], 0x00000400);
  189. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  190. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  191. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  192. out_be32(&ddr->mtcr, 0);
  193. save1 = in_be32(&ddr->debug[12]);
  194. save2 = in_be32(&ddr->debug[21]);
  195. out_be32(&ddr->debug[12], 0x00000015);
  196. out_be32(&ddr->debug[21], 0x24000000);
  197. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  198. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  199. asm volatile("sync;isync");
  200. while (!(in_be32(&ddr->debug[1]) & 0x2))
  201. ;
  202. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  203. case 0x00000000:
  204. out_be32(&ddr->sdram_md_cntl,
  205. MD_CNTL_MD_EN |
  206. MD_CNTL_CS_SEL_CS0_CS1 |
  207. 0x04000000 |
  208. MD_CNTL_WRCW |
  209. MD_CNTL_MD_VALUE(0x02));
  210. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  211. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  212. break;
  213. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  214. ;
  215. out_be32(&ddr->sdram_md_cntl,
  216. MD_CNTL_MD_EN |
  217. MD_CNTL_CS_SEL_CS2_CS3 |
  218. 0x04000000 |
  219. MD_CNTL_WRCW |
  220. MD_CNTL_MD_VALUE(0x02));
  221. #endif
  222. break;
  223. case 0x00100000:
  224. out_be32(&ddr->sdram_md_cntl,
  225. MD_CNTL_MD_EN |
  226. MD_CNTL_CS_SEL_CS0_CS1 |
  227. 0x04000000 |
  228. MD_CNTL_WRCW |
  229. MD_CNTL_MD_VALUE(0x0a));
  230. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  231. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  232. break;
  233. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  234. ;
  235. out_be32(&ddr->sdram_md_cntl,
  236. MD_CNTL_MD_EN |
  237. MD_CNTL_CS_SEL_CS2_CS3 |
  238. 0x04000000 |
  239. MD_CNTL_WRCW |
  240. MD_CNTL_MD_VALUE(0x0a));
  241. #endif
  242. break;
  243. case 0x00200000:
  244. out_be32(&ddr->sdram_md_cntl,
  245. MD_CNTL_MD_EN |
  246. MD_CNTL_CS_SEL_CS0_CS1 |
  247. 0x04000000 |
  248. MD_CNTL_WRCW |
  249. MD_CNTL_MD_VALUE(0x12));
  250. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  251. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  252. break;
  253. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  254. ;
  255. out_be32(&ddr->sdram_md_cntl,
  256. MD_CNTL_MD_EN |
  257. MD_CNTL_CS_SEL_CS2_CS3 |
  258. 0x04000000 |
  259. MD_CNTL_WRCW |
  260. MD_CNTL_MD_VALUE(0x12));
  261. #endif
  262. break;
  263. case 0x00300000:
  264. out_be32(&ddr->sdram_md_cntl,
  265. MD_CNTL_MD_EN |
  266. MD_CNTL_CS_SEL_CS0_CS1 |
  267. 0x04000000 |
  268. MD_CNTL_WRCW |
  269. MD_CNTL_MD_VALUE(0x1a));
  270. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  271. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  272. break;
  273. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  274. ;
  275. out_be32(&ddr->sdram_md_cntl,
  276. MD_CNTL_MD_EN |
  277. MD_CNTL_CS_SEL_CS2_CS3 |
  278. 0x04000000 |
  279. MD_CNTL_WRCW |
  280. MD_CNTL_MD_VALUE(0x1a));
  281. #endif
  282. break;
  283. default:
  284. out_be32(&ddr->sdram_md_cntl,
  285. MD_CNTL_MD_EN |
  286. MD_CNTL_CS_SEL_CS0_CS1 |
  287. 0x04000000 |
  288. MD_CNTL_WRCW |
  289. MD_CNTL_MD_VALUE(0x02));
  290. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  291. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  292. break;
  293. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  294. ;
  295. out_be32(&ddr->sdram_md_cntl,
  296. MD_CNTL_MD_EN |
  297. MD_CNTL_CS_SEL_CS2_CS3 |
  298. 0x04000000 |
  299. MD_CNTL_WRCW |
  300. MD_CNTL_MD_VALUE(0x02));
  301. #endif
  302. printf("Unsupported RC10\n");
  303. break;
  304. }
  305. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  306. ;
  307. udelay(6);
  308. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  309. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  310. out_be32(&ddr->debug[2], 0x0);
  311. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  312. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  313. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  314. out_be32(&ddr->debug[12], save1);
  315. out_be32(&ddr->debug[21], save2);
  316. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  317. }
  318. #endif
  319. /*
  320. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  321. * when operatiing in 32-bit bus mode with 4-beat bursts,
  322. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  323. */
  324. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  325. debug("Workaround for ERRATUM_DDR_115\n");
  326. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  327. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  328. /* set DEBUG_1[31] */
  329. setbits_be32(&ddr->debug[0], 1);
  330. }
  331. #endif
  332. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  333. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  334. /*
  335. * This is the combined workaround for DDR111 and DDR134
  336. * following the published errata for MPC8572
  337. */
  338. /* 1. Set EEBACR[3] */
  339. setbits_be32(&ecm->eebacr, 0x10000000);
  340. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  341. /* 2. Set DINIT in SDRAM_CFG_2*/
  342. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  343. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  344. in_be32(&ddr->sdram_cfg_2));
  345. /* 3. Set DEBUG_3[21] */
  346. setbits_be32(&ddr->debug[2], 0x400);
  347. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  348. #endif /* part 1 of the workaound */
  349. /*
  350. * 500 painful micro-seconds must elapse between
  351. * the DDR clock setup and the DDR config enable.
  352. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  353. * we choose the max, that is 500 us for all of case.
  354. */
  355. udelay(500);
  356. asm volatile("sync;isync");
  357. #ifdef CONFIG_DEEP_SLEEP
  358. if (is_warm_boot()) {
  359. /* enter self-refresh */
  360. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  361. /* do board specific memory setup */
  362. board_mem_sleep_setup();
  363. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  364. } else
  365. #endif
  366. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
  367. /* Let the controller go */
  368. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  369. asm volatile("sync;isync");
  370. total_gb_size_per_controller = 0;
  371. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  372. if (!(regs->cs[i].config & 0x80000000))
  373. continue;
  374. total_gb_size_per_controller += 1 << (
  375. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  376. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  377. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  378. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  379. 26); /* minus 26 (count of 64M) */
  380. }
  381. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  382. total_gb_size_per_controller *= 3;
  383. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  384. total_gb_size_per_controller <<= 1;
  385. /*
  386. * total memory / bus width = transactions needed
  387. * transactions needed / data rate = seconds
  388. * to add plenty of buffer, double the time
  389. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  390. * Let's wait for 800ms
  391. */
  392. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  393. >> SDRAM_CFG_DBW_SHIFT);
  394. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  395. (get_ddr_freq(ctrl_num) >> 20)) << 1;
  396. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  397. timeout_save = timeout;
  398. #endif
  399. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  400. debug("total %d GB\n", total_gb_size_per_controller);
  401. debug("Need to wait up to %d * 10ms\n", timeout);
  402. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  403. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  404. (timeout >= 0)) {
  405. udelay(10000); /* throttle polling rate */
  406. timeout--;
  407. }
  408. if (timeout <= 0)
  409. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  410. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  411. /* continue this workaround */
  412. /* 4. Clear DEBUG3[21] */
  413. clrbits_be32(&ddr->debug[2], 0x400);
  414. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  415. /* DDR134 workaround starts */
  416. /* A: Clear sdram_cfg_2[odt_cfg] */
  417. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  418. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  419. in_be32(&ddr->sdram_cfg_2));
  420. /* B: Set DEBUG1[15] */
  421. setbits_be32(&ddr->debug[0], 0x10000);
  422. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  423. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  424. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  425. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  426. in_be32(&ddr->timing_cfg_2));
  427. /* D: Set D6 to 0x9f9f9f9f */
  428. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  429. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  430. /* E: Set D7 to 0x9f9f9f9f */
  431. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  432. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  433. /* F: Set D2[20] */
  434. setbits_be32(&ddr->debug[1], 0x800);
  435. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  436. /* G: Poll on D2[20] until cleared */
  437. while (in_be32(&ddr->debug[1]) & 0x800)
  438. udelay(10000); /* throttle polling rate */
  439. /* H: Clear D1[15] */
  440. clrbits_be32(&ddr->debug[0], 0x10000);
  441. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  442. /* I: Set sdram_cfg_2[odt_cfg] */
  443. setbits_be32(&ddr->sdram_cfg_2,
  444. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  445. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  446. /* Continuing with the DDR111 workaround */
  447. /* 5. Set D2[21] */
  448. setbits_be32(&ddr->debug[1], 0x400);
  449. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  450. /* 6. Poll D2[21] until its cleared */
  451. while (in_be32(&ddr->debug[1]) & 0x400)
  452. udelay(10000); /* throttle polling rate */
  453. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  454. debug("Wait for %d * 10ms\n", timeout_save);
  455. udelay(timeout_save * 10000);
  456. /* 8. Set sdram_cfg_2[dinit] if options requires */
  457. setbits_be32(&ddr->sdram_cfg_2,
  458. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  459. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  460. /* 9. Poll until dinit is cleared */
  461. timeout = timeout_save;
  462. debug("Need to wait up to %d * 10ms\n", timeout);
  463. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  464. (timeout >= 0)) {
  465. udelay(10000); /* throttle polling rate */
  466. timeout--;
  467. }
  468. if (timeout <= 0)
  469. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  470. /* 10. Clear EEBACR[3] */
  471. clrbits_be32(&ecm->eebacr, 10000000);
  472. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  473. if (csn != -1) {
  474. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  475. *csn_bnds_t = csn_bnds_backup;
  476. debug("Change cs%d_bnds back to 0x%08x\n",
  477. csn, regs->cs[csn].bnds);
  478. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  479. switch (csn) {
  480. case 0:
  481. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  482. break;
  483. case 1:
  484. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  485. break;
  486. #if CONFIG_CHIP_SELECTS_PER_CTRL > 2
  487. case 2:
  488. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  489. break;
  490. case 3:
  491. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  492. break;
  493. #endif
  494. }
  495. clrbits_be32(&ddr->sdram_cfg, 0x2);
  496. }
  497. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  498. #ifdef CONFIG_DEEP_SLEEP
  499. if (is_warm_boot())
  500. /* exit self-refresh */
  501. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  502. #endif
  503. }