mpc85xx_ddr_gen2.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/processor.h>
  8. #include <fsl_ddr_sdram.h>
  9. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  10. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  11. #endif
  12. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  13. unsigned int ctrl_num, int step)
  14. {
  15. unsigned int i;
  16. struct ccsr_ddr __iomem *ddr =
  17. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  18. #if defined(CONFIG_SYS_FSL_ERRATUM_NMG_DDR120) && defined(CONFIG_MPC85xx)
  19. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  20. uint svr;
  21. #endif
  22. if (ctrl_num) {
  23. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  24. return;
  25. }
  26. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  27. /*
  28. * Set the DDR IO receiver to an acceptable bias point.
  29. * Fixed in Rev 2.1.
  30. */
  31. svr = get_svr();
  32. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) {
  33. if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) ==
  34. SDRAM_CFG_SDRAM_TYPE_DDR2)
  35. out_be32(&gur->ddrioovcr, 0x90000000);
  36. else
  37. out_be32(&gur->ddrioovcr, 0xA8000000);
  38. }
  39. #endif
  40. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  41. if (i == 0) {
  42. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  43. out_be32(&ddr->cs0_config, regs->cs[i].config);
  44. } else if (i == 1) {
  45. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  46. out_be32(&ddr->cs1_config, regs->cs[i].config);
  47. } else if (i == 2) {
  48. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  49. out_be32(&ddr->cs2_config, regs->cs[i].config);
  50. } else if (i == 3) {
  51. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  52. out_be32(&ddr->cs3_config, regs->cs[i].config);
  53. }
  54. }
  55. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  56. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  57. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  58. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  59. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  60. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  61. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  62. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  63. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  64. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  65. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  66. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  67. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  68. /*
  69. * 200 painful micro-seconds must elapse between
  70. * the DDR clock setup and the DDR config enable.
  71. */
  72. udelay(200);
  73. asm volatile("sync;isync");
  74. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  75. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  76. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  77. udelay(10000); /* throttle polling rate */
  78. }
  79. }