mpc85xx_ddr_gen1.c 2.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2008 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <fsl_ddr_sdram.h>
  8. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  9. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  10. #endif
  11. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  12. unsigned int ctrl_num, int step)
  13. {
  14. unsigned int i;
  15. struct ccsr_ddr __iomem *ddr =
  16. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  17. if (ctrl_num != 0) {
  18. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  19. return;
  20. }
  21. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  22. if (i == 0) {
  23. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  24. out_be32(&ddr->cs0_config, regs->cs[i].config);
  25. } else if (i == 1) {
  26. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  27. out_be32(&ddr->cs1_config, regs->cs[i].config);
  28. } else if (i == 2) {
  29. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  30. out_be32(&ddr->cs2_config, regs->cs[i].config);
  31. } else if (i == 3) {
  32. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  33. out_be32(&ddr->cs3_config, regs->cs[i].config);
  34. }
  35. }
  36. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  37. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  38. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  39. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  40. #if defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8541)
  41. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  42. #endif
  43. /*
  44. * 200 painful micro-seconds must elapse between
  45. * the DDR clock setup and the DDR config enable.
  46. */
  47. udelay(200);
  48. asm volatile("sync;isync");
  49. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  50. asm("sync;isync;msync");
  51. udelay(500);
  52. }
  53. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  54. /*
  55. * Initialize all of memory for ECC, then enable errors.
  56. */
  57. void
  58. ddr_enable_ecc(unsigned int dram_size)
  59. {
  60. struct ccsr_ddr __iomem *ddr =
  61. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  62. dma_meminit(CONFIG_MEM_INIT_VALUE, dram_size);
  63. /*
  64. * Enable errors for ECC.
  65. */
  66. debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
  67. ddr->err_disable = 0x00000000;
  68. asm("sync;isync;msync");
  69. debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
  70. }
  71. #endif /* CONFIG_DDR_ECC && ! CONFIG_ECC_INIT_VIA_DDRCONTROLLER */