fsl_mmdc.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2016 Freescale Semiconductor, Inc.
  4. */
  5. /*
  6. * Generic driver for Freescale MMDC(Multi Mode DDR Controller).
  7. */
  8. #include <common.h>
  9. #include <fsl_mmdc.h>
  10. #include <asm/io.h>
  11. static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
  12. {
  13. int timeout = 1000;
  14. out_be32(ptr, value);
  15. while (in_be32(ptr) & bits) {
  16. udelay(100);
  17. timeout--;
  18. }
  19. if (timeout <= 0)
  20. printf("Error: %p wait for clear timeout.\n", ptr);
  21. }
  22. void mmdc_init(const struct fsl_mmdc_info *priv)
  23. {
  24. struct mmdc_regs *mmdc = (struct mmdc_regs *)CONFIG_SYS_FSL_DDR_ADDR;
  25. unsigned int tmp;
  26. /* 1. set configuration request */
  27. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ);
  28. /* 2. configure the desired timing parameters */
  29. out_be32(&mmdc->mdotc, priv->mdotc);
  30. out_be32(&mmdc->mdcfg0, priv->mdcfg0);
  31. out_be32(&mmdc->mdcfg1, priv->mdcfg1);
  32. out_be32(&mmdc->mdcfg2, priv->mdcfg2);
  33. /* 3. configure DDR type and other miscellaneous parameters */
  34. out_be32(&mmdc->mdmisc, priv->mdmisc);
  35. out_be32(&mmdc->mpmur0, MMDC_MPMUR0_FRC_MSR);
  36. out_be32(&mmdc->mdrwd, priv->mdrwd);
  37. out_be32(&mmdc->mpodtctrl, priv->mpodtctrl);
  38. /* 4. configure the required delay while leaving reset */
  39. out_be32(&mmdc->mdor, priv->mdor);
  40. /* 5. configure DDR physical parameters */
  41. /* set row/column address width, burst length, data bus width */
  42. tmp = priv->mdctl & ~(MDCTL_SDE0 | MDCTL_SDE1);
  43. out_be32(&mmdc->mdctl, tmp);
  44. /* configure address space partition */
  45. out_be32(&mmdc->mdasp, priv->mdasp);
  46. /* 6. perform a ZQ calibration - not needed here, doing in #8b */
  47. /* 7. enable MMDC with the desired chip select */
  48. #if (CONFIG_CHIP_SELECTS_PER_CTRL == 1)
  49. out_be32(&mmdc->mdctl, tmp | MDCTL_SDE0);
  50. #elif (CONFIG_CHIP_SELECTS_PER_CTRL == 2)
  51. out_be32(&mmdc->mdctl, tmp | MDCTL_SDE0 | MDCTL_SDE1);
  52. #endif
  53. /* 8a. dram init sequence: update MRs for ZQ, ODT, PRE, etc */
  54. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(8) | MDSCR_ENABLE_CON_REQ |
  55. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_2);
  56. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(0) | MDSCR_ENABLE_CON_REQ |
  57. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  58. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  59. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  60. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(0x19) |
  61. CMD_ADDR_LSB_MR_ADDR(0x30) |
  62. MDSCR_ENABLE_CON_REQ |
  63. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_0);
  64. /* 8b. ZQ calibration */
  65. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(0x4) | MDSCR_ENABLE_CON_REQ |
  66. CMD_ZQ_CALIBRATION | CMD_BANK_ADDR_0);
  67. set_wait_for_bits_clear(&mmdc->mpzqhwctrl, priv->mpzqhwctrl,
  68. MPZQHWCTRL_ZQ_HW_FORCE);
  69. /* 9a. calibrations now, wr lvl */
  70. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(0x84) |
  71. MDSCR_ENABLE_CON_REQ |
  72. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  73. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | MDSCR_WL_EN |
  74. CMD_NORMAL);
  75. set_wait_for_bits_clear(&mmdc->mpwlgcr, MPWLGCR_HW_WL_EN,
  76. MPWLGCR_HW_WL_EN);
  77. mdelay(1);
  78. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  79. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  80. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ);
  81. mdelay(1);
  82. /* 9b. read DQS gating calibration */
  83. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(4) | MDSCR_ENABLE_CON_REQ |
  84. CMD_PRECHARGE_BANK_OPEN | CMD_BANK_ADDR_0);
  85. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  86. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  87. out_be32(&mmdc->mppdcmpr2, MPPDCMPR2_MPR_COMPARE_EN);
  88. /* set absolute read delay offset */
  89. if (priv->mprddlctl)
  90. out_be32(&mmdc->mprddlctl, priv->mprddlctl);
  91. else
  92. out_be32(&mmdc->mprddlctl, MMDC_MPRDDLCTL_DEFAULT_DELAY);
  93. set_wait_for_bits_clear(&mmdc->mpdgctrl0,
  94. AUTO_RD_DQS_GATING_CALIBRATION_EN,
  95. AUTO_RD_DQS_GATING_CALIBRATION_EN);
  96. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | CMD_LOAD_MODE_REG |
  97. CMD_BANK_ADDR_3);
  98. /* 9c. read calibration */
  99. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(4) | MDSCR_ENABLE_CON_REQ |
  100. CMD_PRECHARGE_BANK_OPEN | CMD_BANK_ADDR_0);
  101. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  102. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  103. out_be32(&mmdc->mppdcmpr2, MPPDCMPR2_MPR_COMPARE_EN);
  104. set_wait_for_bits_clear(&mmdc->mprddlhwctl,
  105. MPRDDLHWCTL_AUTO_RD_CALIBRATION_EN,
  106. MPRDDLHWCTL_AUTO_RD_CALIBRATION_EN);
  107. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | CMD_LOAD_MODE_REG |
  108. CMD_BANK_ADDR_3);
  109. /* 10. configure power-down, self-refresh entry, exit parameters */
  110. out_be32(&mmdc->mdpdc, priv->mdpdc);
  111. out_be32(&mmdc->mapsr, MMDC_MAPSR_PWR_SAV_CTRL_STAT);
  112. /* 11. ZQ config again? do nothing here */
  113. /* 12. refresh scheme */
  114. set_wait_for_bits_clear(&mmdc->mdref, priv->mdref,
  115. MDREF_START_REFRESH);
  116. /* 13. disable CON_REQ */
  117. out_be32(&mmdc->mdscr, MDSCR_DISABLE_CFG_REQ);
  118. }