fsl_ddr_gen4.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014-2015 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <asm/processor.h>
  9. #include <fsl_immap.h>
  10. #include <fsl_ddr.h>
  11. #include <fsl_errata.h>
  12. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  13. defined(CONFIG_ARM)
  14. #include <asm/arch/clock.h>
  15. #endif
  16. #define CTLR_INTLV_MASK 0x20000000
  17. #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \
  18. defined(CONFIG_SYS_FSL_ERRATUM_A009803)
  19. static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
  20. {
  21. int timeout = 1000;
  22. ddr_out32(ptr, value);
  23. while (ddr_in32(ptr) & bits) {
  24. udelay(100);
  25. timeout--;
  26. }
  27. if (timeout <= 0)
  28. puts("Error: wait for clear timeout.\n");
  29. }
  30. #endif
  31. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  32. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  33. #endif
  34. /*
  35. * regs has the to-be-set values for DDR controller registers
  36. * ctrl_num is the DDR controller number
  37. * step: 0 goes through the initialization in one pass
  38. * 1 sets registers and returns before enabling controller
  39. * 2 resumes from step 1 and continues to initialize
  40. * Dividing the initialization to two steps to deassert DDR reset signal
  41. * to comply with JEDEC specs for RDIMMs.
  42. */
  43. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  44. unsigned int ctrl_num, int step)
  45. {
  46. unsigned int i, bus_width;
  47. struct ccsr_ddr __iomem *ddr;
  48. u32 temp32;
  49. u32 total_gb_size_per_controller;
  50. int timeout;
  51. int mod_bnds = 0;
  52. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  53. u32 mr6;
  54. u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */
  55. u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */
  56. u32 *vref_seq = vref_seq1;
  57. #endif
  58. #ifdef CONFIG_FSL_DDR_BIST
  59. u32 mtcr, err_detect, err_sbe;
  60. u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config;
  61. #endif
  62. #ifdef CONFIG_FSL_DDR_BIST
  63. char buffer[CONFIG_SYS_CBSIZE];
  64. #endif
  65. switch (ctrl_num) {
  66. case 0:
  67. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  68. break;
  69. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  70. case 1:
  71. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  72. break;
  73. #endif
  74. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  75. case 2:
  76. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  77. break;
  78. #endif
  79. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  80. case 3:
  81. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  82. break;
  83. #endif
  84. default:
  85. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  86. return;
  87. }
  88. mod_bnds = regs->cs[0].config & CTLR_INTLV_MASK;
  89. if (step == 2)
  90. goto step2;
  91. /* Set cdr1 first in case 0.9v VDD is enabled for some SoCs*/
  92. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  93. if (regs->ddr_eor)
  94. ddr_out32(&ddr->eor, regs->ddr_eor);
  95. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  96. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  97. if (i == 0) {
  98. if (mod_bnds) {
  99. debug("modified bnds\n");
  100. ddr_out32(&ddr->cs0_bnds,
  101. (regs->cs[i].bnds & 0xfffefffe) >> 1);
  102. ddr_out32(&ddr->cs0_config,
  103. (regs->cs[i].config &
  104. ~CTLR_INTLV_MASK));
  105. } else {
  106. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  107. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  108. }
  109. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  110. } else if (i == 1) {
  111. if (mod_bnds) {
  112. ddr_out32(&ddr->cs1_bnds,
  113. (regs->cs[i].bnds & 0xfffefffe) >> 1);
  114. } else {
  115. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  116. }
  117. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  118. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  119. } else if (i == 2) {
  120. if (mod_bnds) {
  121. ddr_out32(&ddr->cs2_bnds,
  122. (regs->cs[i].bnds & 0xfffefffe) >> 1);
  123. } else {
  124. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  125. }
  126. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  127. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  128. } else if (i == 3) {
  129. if (mod_bnds) {
  130. ddr_out32(&ddr->cs3_bnds,
  131. (regs->cs[i].bnds & 0xfffefffe) >> 1);
  132. } else {
  133. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  134. }
  135. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  136. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  137. }
  138. }
  139. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  140. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  141. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  142. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  143. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  144. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  145. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  146. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  147. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  148. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  149. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  150. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  151. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  152. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  153. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  154. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  155. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  156. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  157. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  158. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  159. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  160. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  161. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  162. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  163. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  164. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  165. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  166. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  167. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  168. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  169. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  170. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  171. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  172. #ifdef CONFIG_SYS_FSL_ERRATUM_A009663
  173. ddr_out32(&ddr->sdram_interval,
  174. regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE);
  175. #else
  176. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  177. #endif
  178. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  179. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  180. #ifndef CONFIG_SYS_FSL_DDR_EMU
  181. /*
  182. * Skip these two registers if running on emulator
  183. * because emulator doesn't have skew between bytes.
  184. */
  185. if (regs->ddr_wrlvl_cntl_2)
  186. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  187. if (regs->ddr_wrlvl_cntl_3)
  188. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  189. #endif
  190. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  191. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  192. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  193. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  194. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  195. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  196. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  197. #ifdef CONFIG_DEEP_SLEEP
  198. if (is_warm_boot()) {
  199. ddr_out32(&ddr->sdram_cfg_2,
  200. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  201. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  202. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  203. /* DRAM VRef will not be trained */
  204. ddr_out32(&ddr->ddr_cdr2,
  205. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  206. } else
  207. #endif
  208. {
  209. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  210. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  211. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  212. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  213. }
  214. #ifdef CONFIG_SYS_FSL_ERRATUM_A009803
  215. /* part 1 of 2 */
  216. if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  217. if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */
  218. ddr_out32(&ddr->ddr_sdram_rcw_2,
  219. regs->ddr_sdram_rcw_2 & ~0xf0);
  220. }
  221. ddr_out32(&ddr->err_disable, regs->err_disable |
  222. DDR_ERR_DISABLE_APED);
  223. }
  224. #else
  225. ddr_out32(&ddr->err_disable, regs->err_disable);
  226. #endif
  227. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  228. for (i = 0; i < 64; i++) {
  229. if (regs->debug[i]) {
  230. debug("Write to debug_%d as %08x\n",
  231. i+1, regs->debug[i]);
  232. ddr_out32(&ddr->debug[i], regs->debug[i]);
  233. }
  234. }
  235. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  236. /* Part 1 of 2 */
  237. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  238. /* Disable DRAM VRef training */
  239. ddr_out32(&ddr->ddr_cdr2,
  240. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  241. /* disable transmit bit deskew */
  242. temp32 = ddr_in32(&ddr->debug[28]);
  243. temp32 |= DDR_TX_BD_DIS;
  244. ddr_out32(&ddr->debug[28], temp32);
  245. ddr_out32(&ddr->debug[25], 0x9000);
  246. } else if (fsl_ddr_get_version(ctrl_num) == 0x50201) {
  247. /* Output enable forced off */
  248. ddr_out32(&ddr->debug[37], 1 << 31);
  249. /* Enable Vref training */
  250. ddr_out32(&ddr->ddr_cdr2,
  251. regs->ddr_cdr2 | DDR_CDR2_VREF_TRAIN_EN);
  252. } else {
  253. debug("Erratum A008511 doesn't apply.\n");
  254. }
  255. #endif
  256. #if defined(CONFIG_SYS_FSL_ERRATUM_A009803) || \
  257. defined(CONFIG_SYS_FSL_ERRATUM_A008511)
  258. /* Disable D_INIT */
  259. ddr_out32(&ddr->sdram_cfg_2,
  260. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  261. #endif
  262. #ifdef CONFIG_SYS_FSL_ERRATUM_A009801
  263. temp32 = ddr_in32(&ddr->debug[25]);
  264. temp32 &= ~DDR_CAS_TO_PRE_SUB_MASK;
  265. temp32 |= 9 << DDR_CAS_TO_PRE_SUB_SHIFT;
  266. ddr_out32(&ddr->debug[25], temp32);
  267. #endif
  268. #ifdef CONFIG_SYS_FSL_ERRATUM_A010165
  269. temp32 = get_ddr_freq(ctrl_num) / 1000000;
  270. if ((temp32 > 1900) && (temp32 < 2300)) {
  271. temp32 = ddr_in32(&ddr->debug[28]);
  272. ddr_out32(&ddr->debug[28], temp32 | 0x000a0000);
  273. }
  274. #endif
  275. /*
  276. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  277. * deasserted. Clocks start when any chip select is enabled and clock
  278. * control register is set. Because all DDR components are connected to
  279. * one reset signal, this needs to be done in two steps. Step 1 is to
  280. * get the clocks started. Step 2 resumes after reset signal is
  281. * deasserted.
  282. */
  283. if (step == 1) {
  284. udelay(200);
  285. return;
  286. }
  287. step2:
  288. /* Set, but do not enable the memory */
  289. temp32 = regs->ddr_sdram_cfg;
  290. temp32 &= ~(SDRAM_CFG_MEM_EN);
  291. ddr_out32(&ddr->sdram_cfg, temp32);
  292. /*
  293. * 500 painful micro-seconds must elapse between
  294. * the DDR clock setup and the DDR config enable.
  295. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  296. * we choose the max, that is 500 us for all of case.
  297. */
  298. udelay(500);
  299. mb();
  300. isb();
  301. #ifdef CONFIG_DEEP_SLEEP
  302. if (is_warm_boot()) {
  303. /* enter self-refresh */
  304. temp32 = ddr_in32(&ddr->sdram_cfg_2);
  305. temp32 |= SDRAM_CFG2_FRC_SR;
  306. ddr_out32(&ddr->sdram_cfg_2, temp32);
  307. /* do board specific memory setup */
  308. board_mem_sleep_setup();
  309. temp32 = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  310. } else
  311. #endif
  312. temp32 = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  313. /* Let the controller go */
  314. ddr_out32(&ddr->sdram_cfg, temp32 | SDRAM_CFG_MEM_EN);
  315. mb();
  316. isb();
  317. #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \
  318. defined(CONFIG_SYS_FSL_ERRATUM_A009803)
  319. /* Part 2 of 2 */
  320. timeout = 40;
  321. /* Wait for idle. D_INIT needs to be cleared earlier, or timeout */
  322. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  323. (timeout > 0)) {
  324. udelay(1000);
  325. timeout--;
  326. }
  327. if (timeout <= 0) {
  328. printf("Controler %d timeout, debug_2 = %x\n",
  329. ctrl_num, ddr_in32(&ddr->debug[1]));
  330. }
  331. #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
  332. /* This erraum only applies to verion 5.2.0 */
  333. if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
  334. /* The vref setting sequence is different for range 2 */
  335. if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  336. vref_seq = vref_seq2;
  337. /* Set VREF */
  338. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  339. if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
  340. continue;
  341. mr6 = (regs->ddr_sdram_mode_10 >> 16) |
  342. MD_CNTL_MD_EN |
  343. MD_CNTL_CS_SEL(i) |
  344. MD_CNTL_MD_SEL(6) |
  345. 0x00200000;
  346. temp32 = mr6 | vref_seq[0];
  347. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  348. temp32, MD_CNTL_MD_EN);
  349. udelay(1);
  350. debug("MR6 = 0x%08x\n", temp32);
  351. temp32 = mr6 | vref_seq[1];
  352. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  353. temp32, MD_CNTL_MD_EN);
  354. udelay(1);
  355. debug("MR6 = 0x%08x\n", temp32);
  356. temp32 = mr6 | vref_seq[2];
  357. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  358. temp32, MD_CNTL_MD_EN);
  359. udelay(1);
  360. debug("MR6 = 0x%08x\n", temp32);
  361. }
  362. ddr_out32(&ddr->sdram_md_cntl, 0);
  363. temp32 = ddr_in32(&ddr->debug[28]);
  364. temp32 &= ~DDR_TX_BD_DIS; /* Enable deskew */
  365. ddr_out32(&ddr->debug[28], temp32);
  366. ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */
  367. /* wait for idle */
  368. timeout = 40;
  369. while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
  370. (timeout > 0)) {
  371. udelay(1000);
  372. timeout--;
  373. }
  374. if (timeout <= 0) {
  375. printf("Controler %d timeout, debug_2 = %x\n",
  376. ctrl_num, ddr_in32(&ddr->debug[1]));
  377. }
  378. }
  379. #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
  380. #ifdef CONFIG_SYS_FSL_ERRATUM_A009803
  381. if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  382. /* if it's RDIMM */
  383. if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) {
  384. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  385. if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
  386. continue;
  387. set_wait_for_bits_clear(&ddr->sdram_md_cntl,
  388. MD_CNTL_MD_EN |
  389. MD_CNTL_CS_SEL(i) |
  390. 0x070000ed,
  391. MD_CNTL_MD_EN);
  392. udelay(1);
  393. }
  394. }
  395. ddr_out32(&ddr->err_disable,
  396. regs->err_disable & ~DDR_ERR_DISABLE_APED);
  397. }
  398. #endif
  399. /* Restore D_INIT */
  400. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  401. #endif
  402. total_gb_size_per_controller = 0;
  403. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  404. if (!(regs->cs[i].config & 0x80000000))
  405. continue;
  406. total_gb_size_per_controller += 1 << (
  407. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  408. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  409. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  410. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  411. ((regs->ddr_sdram_cfg_3 >> 4) & 0x3) +
  412. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  413. 26); /* minus 26 (count of 64M) */
  414. }
  415. /*
  416. * total memory / bus width = transactions needed
  417. * transactions needed / data rate = seconds
  418. * to add plenty of buffer, double the time
  419. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  420. * Let's wait for 800ms
  421. */
  422. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  423. >> SDRAM_CFG_DBW_SHIFT);
  424. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  425. (get_ddr_freq(ctrl_num) >> 20)) << 2;
  426. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  427. debug("total %d GB\n", total_gb_size_per_controller);
  428. debug("Need to wait up to %d * 10ms\n", timeout);
  429. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  430. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  431. (timeout >= 0)) {
  432. udelay(10000); /* throttle polling rate */
  433. timeout--;
  434. }
  435. if (timeout <= 0)
  436. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  437. if (mod_bnds) {
  438. debug("Reset to original bnds\n");
  439. ddr_out32(&ddr->cs0_bnds, regs->cs[0].bnds);
  440. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 1)
  441. ddr_out32(&ddr->cs1_bnds, regs->cs[1].bnds);
  442. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 2)
  443. ddr_out32(&ddr->cs2_bnds, regs->cs[2].bnds);
  444. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 3)
  445. ddr_out32(&ddr->cs3_bnds, regs->cs[3].bnds);
  446. #endif
  447. #endif
  448. #endif
  449. ddr_out32(&ddr->cs0_config, regs->cs[0].config);
  450. }
  451. #ifdef CONFIG_SYS_FSL_ERRATUM_A009663
  452. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  453. #endif
  454. #ifdef CONFIG_DEEP_SLEEP
  455. if (is_warm_boot()) {
  456. /* exit self-refresh */
  457. temp32 = ddr_in32(&ddr->sdram_cfg_2);
  458. temp32 &= ~SDRAM_CFG2_FRC_SR;
  459. ddr_out32(&ddr->sdram_cfg_2, temp32);
  460. }
  461. #endif
  462. #ifdef CONFIG_FSL_DDR_BIST
  463. #define BIST_PATTERN1 0xFFFFFFFF
  464. #define BIST_PATTERN2 0x0
  465. #define BIST_CR 0x80010000
  466. #define BIST_CR_EN 0x80000000
  467. #define BIST_CR_STAT 0x00000001
  468. /* Perform build-in test on memory. Three-way interleaving is not yet
  469. * supported by this code. */
  470. if (env_get_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) {
  471. puts("Running BIST test. This will take a while...");
  472. cs0_config = ddr_in32(&ddr->cs0_config);
  473. cs0_bnds = ddr_in32(&ddr->cs0_bnds);
  474. cs1_bnds = ddr_in32(&ddr->cs1_bnds);
  475. cs2_bnds = ddr_in32(&ddr->cs2_bnds);
  476. cs3_bnds = ddr_in32(&ddr->cs3_bnds);
  477. if (cs0_config & CTLR_INTLV_MASK) {
  478. /* set bnds to non-interleaving */
  479. ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1);
  480. ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1);
  481. ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1);
  482. ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1);
  483. }
  484. ddr_out32(&ddr->mtp1, BIST_PATTERN1);
  485. ddr_out32(&ddr->mtp2, BIST_PATTERN1);
  486. ddr_out32(&ddr->mtp3, BIST_PATTERN2);
  487. ddr_out32(&ddr->mtp4, BIST_PATTERN2);
  488. ddr_out32(&ddr->mtp5, BIST_PATTERN1);
  489. ddr_out32(&ddr->mtp6, BIST_PATTERN1);
  490. ddr_out32(&ddr->mtp7, BIST_PATTERN2);
  491. ddr_out32(&ddr->mtp8, BIST_PATTERN2);
  492. ddr_out32(&ddr->mtp9, BIST_PATTERN1);
  493. ddr_out32(&ddr->mtp10, BIST_PATTERN2);
  494. mtcr = BIST_CR;
  495. ddr_out32(&ddr->mtcr, mtcr);
  496. timeout = 100;
  497. while (timeout > 0 && (mtcr & BIST_CR_EN)) {
  498. mdelay(1000);
  499. timeout--;
  500. mtcr = ddr_in32(&ddr->mtcr);
  501. }
  502. if (timeout <= 0)
  503. puts("Timeout\n");
  504. else
  505. puts("Done\n");
  506. err_detect = ddr_in32(&ddr->err_detect);
  507. err_sbe = ddr_in32(&ddr->err_sbe);
  508. if (mtcr & BIST_CR_STAT) {
  509. printf("BIST test failed on controller %d.\n",
  510. ctrl_num);
  511. }
  512. if (err_detect || (err_sbe & 0xffff)) {
  513. printf("ECC error detected on controller %d.\n",
  514. ctrl_num);
  515. }
  516. if (cs0_config & CTLR_INTLV_MASK) {
  517. /* restore bnds registers */
  518. ddr_out32(&ddr->cs0_bnds, cs0_bnds);
  519. ddr_out32(&ddr->cs1_bnds, cs1_bnds);
  520. ddr_out32(&ddr->cs2_bnds, cs2_bnds);
  521. ddr_out32(&ddr->cs3_bnds, cs3_bnds);
  522. }
  523. }
  524. #endif
  525. }