ddr4_dimm_params.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014-2016 Freescale Semiconductor, Inc.
  4. * Copyright 2017-2018 NXP Semiconductor
  5. *
  6. * calculate the organization and timing parameter
  7. * from ddr3 spd, please refer to the spec
  8. * JEDEC standard No.21-C 4_01_02_12R23A.pdf
  9. *
  10. *
  11. */
  12. #include <common.h>
  13. #include <fsl_ddr_sdram.h>
  14. #include <fsl_ddr.h>
  15. /*
  16. * Calculate the Density of each Physical Rank.
  17. * Returned size is in bytes.
  18. *
  19. * Total DIMM size =
  20. * sdram capacity(bit) / 8 * primary bus width / sdram width
  21. * * Logical Ranks per DIMM
  22. *
  23. * where: sdram capacity = spd byte4[3:0]
  24. * primary bus width = spd byte13[2:0]
  25. * sdram width = spd byte12[2:0]
  26. * Logical Ranks per DIMM = spd byte12[5:3] for SDP, DDP, QDP
  27. * spd byte12{5:3] * spd byte6[6:4] for 3DS
  28. *
  29. * To simplify each rank size = total DIMM size / Number of Package Ranks
  30. * where Number of Package Ranks = spd byte12[5:3]
  31. *
  32. * SPD byte4 - sdram density and banks
  33. * bit[3:0] size(bit) size(byte)
  34. * 0000 256Mb 32MB
  35. * 0001 512Mb 64MB
  36. * 0010 1Gb 128MB
  37. * 0011 2Gb 256MB
  38. * 0100 4Gb 512MB
  39. * 0101 8Gb 1GB
  40. * 0110 16Gb 2GB
  41. * 0111 32Gb 4GB
  42. *
  43. * SPD byte13 - module memory bus width
  44. * bit[2:0] primary bus width
  45. * 000 8bits
  46. * 001 16bits
  47. * 010 32bits
  48. * 011 64bits
  49. *
  50. * SPD byte12 - module organization
  51. * bit[2:0] sdram device width
  52. * 000 4bits
  53. * 001 8bits
  54. * 010 16bits
  55. * 011 32bits
  56. *
  57. * SPD byte12 - module organization
  58. * bit[5:3] number of package ranks per DIMM
  59. * 000 1
  60. * 001 2
  61. * 010 3
  62. * 011 4
  63. *
  64. * SPD byte6 - SDRAM package type
  65. * bit[6:4] Die count
  66. * 000 1
  67. * 001 2
  68. * 010 3
  69. * 011 4
  70. * 100 5
  71. * 101 6
  72. * 110 7
  73. * 111 8
  74. *
  75. * SPD byte6 - SRAM package type
  76. * bit[1:0] Signal loading
  77. * 00 Not specified
  78. * 01 Multi load stack
  79. * 10 Sigle load stack (3DS)
  80. * 11 Reserved
  81. */
  82. static unsigned long long
  83. compute_ranksize(const struct ddr4_spd_eeprom_s *spd)
  84. {
  85. unsigned long long bsize;
  86. int nbit_sdram_cap_bsize = 0;
  87. int nbit_primary_bus_width = 0;
  88. int nbit_sdram_width = 0;
  89. int die_count = 0;
  90. bool package_3ds;
  91. if ((spd->density_banks & 0xf) <= 7)
  92. nbit_sdram_cap_bsize = (spd->density_banks & 0xf) + 28;
  93. if ((spd->bus_width & 0x7) < 4)
  94. nbit_primary_bus_width = (spd->bus_width & 0x7) + 3;
  95. if ((spd->organization & 0x7) < 4)
  96. nbit_sdram_width = (spd->organization & 0x7) + 2;
  97. package_3ds = (spd->package_type & 0x3) == 0x2;
  98. if ((spd->package_type & 0x80) && !package_3ds) { /* other than 3DS */
  99. printf("Warning: not supported SDRAM package type\n");
  100. return 0;
  101. }
  102. if (package_3ds)
  103. die_count = (spd->package_type >> 4) & 0x7;
  104. bsize = 1ULL << (nbit_sdram_cap_bsize - 3 +
  105. nbit_primary_bus_width - nbit_sdram_width +
  106. die_count);
  107. debug("DDR: DDR rank density = 0x%16llx\n", bsize);
  108. return bsize;
  109. }
  110. #define spd_to_ps(mtb, ftb) \
  111. (mtb * pdimm->mtb_ps + (ftb * pdimm->ftb_10th_ps) / 10)
  112. /*
  113. * ddr_compute_dimm_parameters for DDR4 SPD
  114. *
  115. * Compute DIMM parameters based upon the SPD information in spd.
  116. * Writes the results to the dimm_params_t structure pointed by pdimm.
  117. *
  118. */
  119. unsigned int ddr_compute_dimm_parameters(const unsigned int ctrl_num,
  120. const generic_spd_eeprom_t *spd,
  121. dimm_params_t *pdimm,
  122. unsigned int dimm_number)
  123. {
  124. unsigned int retval;
  125. int i;
  126. const u8 udimm_rc_e_dq[18] = {
  127. 0x0c, 0x2c, 0x15, 0x35, 0x15, 0x35, 0x0b, 0x2c, 0x15,
  128. 0x35, 0x0b, 0x35, 0x0b, 0x2c, 0x0b, 0x35, 0x15, 0x36
  129. };
  130. int spd_error = 0;
  131. u8 *ptr;
  132. u8 val;
  133. if (spd->mem_type) {
  134. if (spd->mem_type != SPD_MEMTYPE_DDR4) {
  135. printf("Ctrl %u DIMM %u: is not a DDR4 SPD.\n",
  136. ctrl_num, dimm_number);
  137. return 1;
  138. }
  139. } else {
  140. memset(pdimm, 0, sizeof(dimm_params_t));
  141. return 1;
  142. }
  143. retval = ddr4_spd_check(spd);
  144. if (retval) {
  145. printf("DIMM %u: failed checksum\n", dimm_number);
  146. return 2;
  147. }
  148. /*
  149. * The part name in ASCII in the SPD EEPROM is not null terminated.
  150. * Guarantee null termination here by presetting all bytes to 0
  151. * and copying the part name in ASCII from the SPD onto it
  152. */
  153. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  154. if ((spd->info_size_crc & 0xF) > 2)
  155. memcpy(pdimm->mpart, spd->mpart, sizeof(pdimm->mpart) - 1);
  156. /* DIMM organization parameters */
  157. pdimm->n_ranks = ((spd->organization >> 3) & 0x7) + 1;
  158. pdimm->rank_density = compute_ranksize(spd);
  159. pdimm->capacity = pdimm->n_ranks * pdimm->rank_density;
  160. pdimm->die_density = spd->density_banks & 0xf;
  161. pdimm->primary_sdram_width = 1 << (3 + (spd->bus_width & 0x7));
  162. if ((spd->bus_width >> 3) & 0x3)
  163. pdimm->ec_sdram_width = 8;
  164. else
  165. pdimm->ec_sdram_width = 0;
  166. pdimm->data_width = pdimm->primary_sdram_width
  167. + pdimm->ec_sdram_width;
  168. pdimm->device_width = 1 << ((spd->organization & 0x7) + 2);
  169. pdimm->package_3ds = (spd->package_type & 0x3) == 0x2 ?
  170. (spd->package_type >> 4) & 0x7 : 0;
  171. /* These are the types defined by the JEDEC SPD spec */
  172. pdimm->mirrored_dimm = 0;
  173. pdimm->registered_dimm = 0;
  174. switch (spd->module_type & DDR4_SPD_MODULETYPE_MASK) {
  175. case DDR4_SPD_MODULETYPE_RDIMM:
  176. /* Registered/buffered DIMMs */
  177. pdimm->registered_dimm = 1;
  178. if (spd->mod_section.registered.reg_map & 0x1)
  179. pdimm->mirrored_dimm = 1;
  180. val = spd->mod_section.registered.ca_stren;
  181. pdimm->rcw[3] = val >> 4;
  182. pdimm->rcw[4] = ((val & 0x3) << 2) | ((val & 0xc) >> 2);
  183. val = spd->mod_section.registered.clk_stren;
  184. pdimm->rcw[5] = ((val & 0x3) << 2) | ((val & 0xc) >> 2);
  185. /* Not all in SPD. For convience only. Boards may overwrite. */
  186. pdimm->rcw[6] = 0xf;
  187. /*
  188. * A17 only used for 16Gb and above devices.
  189. * C[2:0] only used for 3DS.
  190. */
  191. pdimm->rcw[8] = pdimm->die_density >= 0x6 ? 0x0 : 0x8 |
  192. (pdimm->package_3ds > 0x3 ? 0x0 :
  193. (pdimm->package_3ds > 0x1 ? 0x1 :
  194. (pdimm->package_3ds > 0 ? 0x2 : 0x3)));
  195. if (pdimm->package_3ds || pdimm->n_ranks != 4)
  196. pdimm->rcw[13] = 0xc;
  197. else
  198. pdimm->rcw[13] = 0xd; /* Fix encoded by board */
  199. break;
  200. case DDR4_SPD_MODULETYPE_UDIMM:
  201. case DDR4_SPD_MODULETYPE_SO_DIMM:
  202. /* Unbuffered DIMMs */
  203. if (spd->mod_section.unbuffered.addr_mapping & 0x1)
  204. pdimm->mirrored_dimm = 1;
  205. if ((spd->mod_section.unbuffered.mod_height & 0xe0) == 0 &&
  206. (spd->mod_section.unbuffered.ref_raw_card == 0x04)) {
  207. /* Fix SPD error found on DIMMs with raw card E0 */
  208. for (i = 0; i < 18; i++) {
  209. if (spd->mapping[i] == udimm_rc_e_dq[i])
  210. continue;
  211. spd_error = 1;
  212. debug("SPD byte %d: 0x%x, should be 0x%x\n",
  213. 60 + i, spd->mapping[i],
  214. udimm_rc_e_dq[i]);
  215. ptr = (u8 *)&spd->mapping[i];
  216. *ptr = udimm_rc_e_dq[i];
  217. }
  218. if (spd_error)
  219. puts("SPD DQ mapping error fixed\n");
  220. }
  221. break;
  222. default:
  223. printf("unknown module_type 0x%02X\n", spd->module_type);
  224. return 1;
  225. }
  226. /* SDRAM device parameters */
  227. pdimm->n_row_addr = ((spd->addressing >> 3) & 0x7) + 12;
  228. pdimm->n_col_addr = (spd->addressing & 0x7) + 9;
  229. pdimm->bank_addr_bits = (spd->density_banks >> 4) & 0x3;
  230. pdimm->bank_group_bits = (spd->density_banks >> 6) & 0x3;
  231. /*
  232. * The SPD spec has not the ECC bit,
  233. * We consider the DIMM as ECC capability
  234. * when the extension bus exist
  235. */
  236. if (pdimm->ec_sdram_width)
  237. pdimm->edc_config = 0x02;
  238. else
  239. pdimm->edc_config = 0x00;
  240. /*
  241. * The SPD spec has not the burst length byte
  242. * but DDR4 spec has nature BL8 and BC4,
  243. * BL8 -bit3, BC4 -bit2
  244. */
  245. pdimm->burst_lengths_bitmask = 0x0c;
  246. /* MTB - medium timebase
  247. * The MTB in the SPD spec is 125ps,
  248. *
  249. * FTB - fine timebase
  250. * use 1/10th of ps as our unit to avoid floating point
  251. * eg, 10 for 1ps, 25 for 2.5ps, 50 for 5ps
  252. */
  253. if ((spd->timebases & 0xf) == 0x0) {
  254. pdimm->mtb_ps = 125;
  255. pdimm->ftb_10th_ps = 10;
  256. } else {
  257. printf("Unknown Timebases\n");
  258. }
  259. /* sdram minimum cycle time */
  260. pdimm->tckmin_x_ps = spd_to_ps(spd->tck_min, spd->fine_tck_min);
  261. /* sdram max cycle time */
  262. pdimm->tckmax_ps = spd_to_ps(spd->tck_max, spd->fine_tck_max);
  263. /*
  264. * CAS latency supported
  265. * bit0 - CL7
  266. * bit4 - CL11
  267. * bit8 - CL15
  268. * bit12- CL19
  269. * bit16- CL23
  270. */
  271. pdimm->caslat_x = (spd->caslat_b1 << 7) |
  272. (spd->caslat_b2 << 15) |
  273. (spd->caslat_b3 << 23);
  274. BUG_ON(spd->caslat_b4 != 0);
  275. /*
  276. * min CAS latency time
  277. */
  278. pdimm->taa_ps = spd_to_ps(spd->taa_min, spd->fine_taa_min);
  279. /*
  280. * min RAS to CAS delay time
  281. */
  282. pdimm->trcd_ps = spd_to_ps(spd->trcd_min, spd->fine_trcd_min);
  283. /*
  284. * Min Row Precharge Delay Time
  285. */
  286. pdimm->trp_ps = spd_to_ps(spd->trp_min, spd->fine_trp_min);
  287. /* min active to precharge delay time */
  288. pdimm->tras_ps = (((spd->tras_trc_ext & 0xf) << 8) +
  289. spd->tras_min_lsb) * pdimm->mtb_ps;
  290. /* min active to actice/refresh delay time */
  291. pdimm->trc_ps = spd_to_ps((((spd->tras_trc_ext & 0xf0) << 4) +
  292. spd->trc_min_lsb), spd->fine_trc_min);
  293. /* Min Refresh Recovery Delay Time */
  294. pdimm->trfc1_ps = ((spd->trfc1_min_msb << 8) | (spd->trfc1_min_lsb)) *
  295. pdimm->mtb_ps;
  296. pdimm->trfc2_ps = ((spd->trfc2_min_msb << 8) | (spd->trfc2_min_lsb)) *
  297. pdimm->mtb_ps;
  298. pdimm->trfc4_ps = ((spd->trfc4_min_msb << 8) | (spd->trfc4_min_lsb)) *
  299. pdimm->mtb_ps;
  300. /* min four active window delay time */
  301. pdimm->tfaw_ps = (((spd->tfaw_msb & 0xf) << 8) | spd->tfaw_min) *
  302. pdimm->mtb_ps;
  303. /* min row active to row active delay time, different bank group */
  304. pdimm->trrds_ps = spd_to_ps(spd->trrds_min, spd->fine_trrds_min);
  305. /* min row active to row active delay time, same bank group */
  306. pdimm->trrdl_ps = spd_to_ps(spd->trrdl_min, spd->fine_trrdl_min);
  307. /* min CAS to CAS Delay Time (tCCD_Lmin), same bank group */
  308. pdimm->tccdl_ps = spd_to_ps(spd->tccdl_min, spd->fine_tccdl_min);
  309. if (pdimm->package_3ds) {
  310. if (pdimm->die_density <= 0x4) {
  311. pdimm->trfc_slr_ps = 260000;
  312. } else if (pdimm->die_density <= 0x5) {
  313. pdimm->trfc_slr_ps = 350000;
  314. } else {
  315. printf("WARN: Unsupported logical rank density 0x%x\n",
  316. pdimm->die_density);
  317. }
  318. }
  319. /*
  320. * Average periodic refresh interval
  321. * tREFI = 7.8 us at normal temperature range
  322. */
  323. pdimm->refresh_rate_ps = 7800000;
  324. for (i = 0; i < 18; i++)
  325. pdimm->dq_mapping[i] = spd->mapping[i];
  326. pdimm->dq_mapping_ors = ((spd->mapping[0] >> 6) & 0x3) == 0 ? 1 : 0;
  327. return 0;
  328. }