ctrl_regs.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2008-2016 Freescale Semiconductor, Inc.
  4. * Copyright 2017-2018 NXP Semiconductor
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3/DDR4 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_errata.h>
  14. #include <fsl_ddr.h>
  15. #include <fsl_immap.h>
  16. #include <asm/io.h>
  17. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  18. defined(CONFIG_ARM)
  19. #include <asm/arch/clock.h>
  20. #endif
  21. /*
  22. * Determine Rtt value.
  23. *
  24. * This should likely be either board or controller specific.
  25. *
  26. * Rtt(nominal) - DDR2:
  27. * 0 = Rtt disabled
  28. * 1 = 75 ohm
  29. * 2 = 150 ohm
  30. * 3 = 50 ohm
  31. * Rtt(nominal) - DDR3:
  32. * 0 = Rtt disabled
  33. * 1 = 60 ohm
  34. * 2 = 120 ohm
  35. * 3 = 40 ohm
  36. * 4 = 20 ohm
  37. * 5 = 30 ohm
  38. *
  39. * FIXME: Apparently 8641 needs a value of 2
  40. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  41. *
  42. * FIXME: There was some effort down this line earlier:
  43. *
  44. * unsigned int i;
  45. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  46. * if (popts->dimmslot[i].num_valid_cs
  47. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  48. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  49. * rtt = 2;
  50. * break;
  51. * }
  52. * }
  53. */
  54. static inline int fsl_ddr_get_rtt(void)
  55. {
  56. int rtt;
  57. #if defined(CONFIG_SYS_FSL_DDR1)
  58. rtt = 0;
  59. #elif defined(CONFIG_SYS_FSL_DDR2)
  60. rtt = 3;
  61. #else
  62. rtt = 0;
  63. #endif
  64. return rtt;
  65. }
  66. #ifdef CONFIG_SYS_FSL_DDR4
  67. /*
  68. * compute CAS write latency according to DDR4 spec
  69. * CWL = 9 for <= 1600MT/s
  70. * 10 for <= 1866MT/s
  71. * 11 for <= 2133MT/s
  72. * 12 for <= 2400MT/s
  73. * 14 for <= 2667MT/s
  74. * 16 for <= 2933MT/s
  75. * 18 for higher
  76. */
  77. static inline unsigned int compute_cas_write_latency(
  78. const unsigned int ctrl_num)
  79. {
  80. unsigned int cwl;
  81. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  82. if (mclk_ps >= 1250)
  83. cwl = 9;
  84. else if (mclk_ps >= 1070)
  85. cwl = 10;
  86. else if (mclk_ps >= 935)
  87. cwl = 11;
  88. else if (mclk_ps >= 833)
  89. cwl = 12;
  90. else if (mclk_ps >= 750)
  91. cwl = 14;
  92. else if (mclk_ps >= 681)
  93. cwl = 16;
  94. else
  95. cwl = 18;
  96. return cwl;
  97. }
  98. #else
  99. /*
  100. * compute the CAS write latency according to DDR3 spec
  101. * CWL = 5 if tCK >= 2.5ns
  102. * 6 if 2.5ns > tCK >= 1.875ns
  103. * 7 if 1.875ns > tCK >= 1.5ns
  104. * 8 if 1.5ns > tCK >= 1.25ns
  105. * 9 if 1.25ns > tCK >= 1.07ns
  106. * 10 if 1.07ns > tCK >= 0.935ns
  107. * 11 if 0.935ns > tCK >= 0.833ns
  108. * 12 if 0.833ns > tCK >= 0.75ns
  109. */
  110. static inline unsigned int compute_cas_write_latency(
  111. const unsigned int ctrl_num)
  112. {
  113. unsigned int cwl;
  114. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  115. if (mclk_ps >= 2500)
  116. cwl = 5;
  117. else if (mclk_ps >= 1875)
  118. cwl = 6;
  119. else if (mclk_ps >= 1500)
  120. cwl = 7;
  121. else if (mclk_ps >= 1250)
  122. cwl = 8;
  123. else if (mclk_ps >= 1070)
  124. cwl = 9;
  125. else if (mclk_ps >= 935)
  126. cwl = 10;
  127. else if (mclk_ps >= 833)
  128. cwl = 11;
  129. else if (mclk_ps >= 750)
  130. cwl = 12;
  131. else {
  132. cwl = 12;
  133. printf("Warning: CWL is out of range\n");
  134. }
  135. return cwl;
  136. }
  137. #endif
  138. /* Chip Select Configuration (CSn_CONFIG) */
  139. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  140. const memctl_options_t *popts,
  141. const dimm_params_t *dimm_params)
  142. {
  143. unsigned int cs_n_en = 0; /* Chip Select enable */
  144. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  145. unsigned int intlv_ctl = 0; /* Interleaving control */
  146. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  147. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  148. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  149. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  150. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  151. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  152. int go_config = 0;
  153. #ifdef CONFIG_SYS_FSL_DDR4
  154. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  155. #else
  156. unsigned int n_banks_per_sdram_device;
  157. #endif
  158. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  159. switch (i) {
  160. case 0:
  161. if (dimm_params[dimm_number].n_ranks > 0) {
  162. go_config = 1;
  163. /* These fields only available in CS0_CONFIG */
  164. if (!popts->memctl_interleaving)
  165. break;
  166. switch (popts->memctl_interleaving_mode) {
  167. case FSL_DDR_256B_INTERLEAVING:
  168. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  169. case FSL_DDR_PAGE_INTERLEAVING:
  170. case FSL_DDR_BANK_INTERLEAVING:
  171. case FSL_DDR_SUPERBANK_INTERLEAVING:
  172. intlv_en = popts->memctl_interleaving;
  173. intlv_ctl = popts->memctl_interleaving_mode;
  174. break;
  175. default:
  176. break;
  177. }
  178. }
  179. break;
  180. case 1:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  182. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 2:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  187. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. case 3:
  191. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  192. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  193. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  194. go_config = 1;
  195. break;
  196. default:
  197. break;
  198. }
  199. if (go_config) {
  200. cs_n_en = 1;
  201. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  202. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  203. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  204. #ifdef CONFIG_SYS_FSL_DDR4
  205. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  206. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  207. #else
  208. n_banks_per_sdram_device
  209. = dimm_params[dimm_number].n_banks_per_sdram_device;
  210. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  211. #endif
  212. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  213. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  214. }
  215. ddr->cs[i].config = (0
  216. | ((cs_n_en & 0x1) << 31)
  217. | ((intlv_en & 0x3) << 29)
  218. | ((intlv_ctl & 0xf) << 24)
  219. | ((ap_n_en & 0x1) << 23)
  220. /* XXX: some implementation only have 1 bit starting at left */
  221. | ((odt_rd_cfg & 0x7) << 20)
  222. /* XXX: Some implementation only have 1 bit starting at left */
  223. | ((odt_wr_cfg & 0x7) << 16)
  224. | ((ba_bits_cs_n & 0x3) << 14)
  225. | ((row_bits_cs_n & 0x7) << 8)
  226. #ifdef CONFIG_SYS_FSL_DDR4
  227. | ((bg_bits_cs_n & 0x3) << 4)
  228. #endif
  229. | ((col_bits_cs_n & 0x7) << 0)
  230. );
  231. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  232. }
  233. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  234. /* FIXME: 8572 */
  235. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  236. {
  237. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  238. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  239. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  240. }
  241. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  242. #if !defined(CONFIG_SYS_FSL_DDR1)
  243. /*
  244. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  245. * Return 1 if other two slots configuration. Return 0 if single slot.
  246. */
  247. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  248. {
  249. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  250. if (dimm_params[0].n_ranks == 4)
  251. return 2;
  252. #endif
  253. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  254. if ((dimm_params[0].n_ranks == 2) &&
  255. (dimm_params[1].n_ranks == 2))
  256. return 2;
  257. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  258. if (dimm_params[0].n_ranks == 4)
  259. return 2;
  260. #endif
  261. if ((dimm_params[0].n_ranks != 0) &&
  262. (dimm_params[2].n_ranks != 0))
  263. return 1;
  264. #endif
  265. return 0;
  266. }
  267. /*
  268. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  269. *
  270. * Avoid writing for DDR I. The new PQ38 DDR controller
  271. * dreams up non-zero default values to be backwards compatible.
  272. */
  273. static void set_timing_cfg_0(const unsigned int ctrl_num,
  274. fsl_ddr_cfg_regs_t *ddr,
  275. const memctl_options_t *popts,
  276. const dimm_params_t *dimm_params)
  277. {
  278. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  279. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  280. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  281. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  282. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  283. /* Active powerdown exit timing (tXARD and tXARDS). */
  284. unsigned char act_pd_exit_mclk;
  285. /* Precharge powerdown exit timing (tXP). */
  286. unsigned char pre_pd_exit_mclk;
  287. /* ODT powerdown exit timing (tAXPD). */
  288. unsigned char taxpd_mclk = 0;
  289. /* Mode register set cycle time (tMRD). */
  290. unsigned char tmrd_mclk;
  291. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  292. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  293. #endif
  294. #ifdef CONFIG_SYS_FSL_DDR4
  295. /* tXP=max(4nCK, 6ns) */
  296. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  297. unsigned int data_rate = get_ddr_freq(ctrl_num);
  298. /* for faster clock, need more time for data setup */
  299. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  300. /*
  301. * for single quad-rank DIMM and two-slot DIMMs
  302. * to avoid ODT overlap
  303. */
  304. switch (avoid_odt_overlap(dimm_params)) {
  305. case 2:
  306. twrt_mclk = 2;
  307. twwt_mclk = 2;
  308. trrt_mclk = 2;
  309. break;
  310. default:
  311. twrt_mclk = 1;
  312. twwt_mclk = 1;
  313. trrt_mclk = 0;
  314. break;
  315. }
  316. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  317. pre_pd_exit_mclk = act_pd_exit_mclk;
  318. /*
  319. * MRS_CYC = max(tMRD, tMOD)
  320. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  321. */
  322. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  323. #elif defined(CONFIG_SYS_FSL_DDR3)
  324. unsigned int data_rate = get_ddr_freq(ctrl_num);
  325. int txp;
  326. unsigned int ip_rev;
  327. int odt_overlap;
  328. /*
  329. * (tXARD and tXARDS). Empirical?
  330. * The DDR3 spec has not tXARD,
  331. * we use the tXP instead of it.
  332. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  333. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  334. * spec has not the tAXPD, we use
  335. * tAXPD=1, need design to confirm.
  336. */
  337. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  338. ip_rev = fsl_ddr_get_version(ctrl_num);
  339. if (ip_rev >= 0x40700) {
  340. /*
  341. * MRS_CYC = max(tMRD, tMOD)
  342. * tMRD = 4nCK (8nCK for RDIMM)
  343. * tMOD = max(12nCK, 15ns)
  344. */
  345. tmrd_mclk = max((unsigned int)12,
  346. picos_to_mclk(ctrl_num, 15000));
  347. } else {
  348. /*
  349. * MRS_CYC = tMRD
  350. * tMRD = 4nCK (8nCK for RDIMM)
  351. */
  352. if (popts->registered_dimm_en)
  353. tmrd_mclk = 8;
  354. else
  355. tmrd_mclk = 4;
  356. }
  357. /* set the turnaround time */
  358. /*
  359. * for single quad-rank DIMM and two-slot DIMMs
  360. * to avoid ODT overlap
  361. */
  362. odt_overlap = avoid_odt_overlap(dimm_params);
  363. switch (odt_overlap) {
  364. case 2:
  365. twwt_mclk = 2;
  366. trrt_mclk = 1;
  367. break;
  368. case 1:
  369. twwt_mclk = 1;
  370. trrt_mclk = 0;
  371. break;
  372. default:
  373. break;
  374. }
  375. /* for faster clock, need more time for data setup */
  376. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  377. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  378. twrt_mclk = 1;
  379. if (popts->dynamic_power == 0) { /* powerdown is not used */
  380. act_pd_exit_mclk = 1;
  381. pre_pd_exit_mclk = 1;
  382. taxpd_mclk = 1;
  383. } else {
  384. /* act_pd_exit_mclk = tXARD, see above */
  385. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  386. /* Mode register MR0[A12] is '1' - fast exit */
  387. pre_pd_exit_mclk = act_pd_exit_mclk;
  388. taxpd_mclk = 1;
  389. }
  390. #else /* CONFIG_SYS_FSL_DDR2 */
  391. /*
  392. * (tXARD and tXARDS). Empirical?
  393. * tXARD = 2 for DDR2
  394. * tXP=2
  395. * tAXPD=8
  396. */
  397. act_pd_exit_mclk = 2;
  398. pre_pd_exit_mclk = 2;
  399. taxpd_mclk = 8;
  400. tmrd_mclk = 2;
  401. #endif
  402. if (popts->trwt_override)
  403. trwt_mclk = popts->trwt;
  404. ddr->timing_cfg_0 = (0
  405. | ((trwt_mclk & 0x3) << 30) /* RWT */
  406. | ((twrt_mclk & 0x3) << 28) /* WRT */
  407. | ((trrt_mclk & 0x3) << 26) /* RRT */
  408. | ((twwt_mclk & 0x3) << 24) /* WWT */
  409. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  410. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  411. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  412. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  413. );
  414. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  415. }
  416. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  417. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  418. static void set_timing_cfg_3(const unsigned int ctrl_num,
  419. fsl_ddr_cfg_regs_t *ddr,
  420. const memctl_options_t *popts,
  421. const common_timing_params_t *common_dimm,
  422. unsigned int cas_latency,
  423. unsigned int additive_latency)
  424. {
  425. /* Extended precharge to activate interval (tRP) */
  426. unsigned int ext_pretoact = 0;
  427. /* Extended Activate to precharge interval (tRAS) */
  428. unsigned int ext_acttopre = 0;
  429. /* Extended activate to read/write interval (tRCD) */
  430. unsigned int ext_acttorw = 0;
  431. /* Extended refresh recovery time (tRFC) */
  432. unsigned int ext_refrec;
  433. /* Extended MCAS latency from READ cmd */
  434. unsigned int ext_caslat = 0;
  435. /* Extended additive latency */
  436. unsigned int ext_add_lat = 0;
  437. /* Extended last data to precharge interval (tWR) */
  438. unsigned int ext_wrrec = 0;
  439. /* Control Adjust */
  440. unsigned int cntl_adj = 0;
  441. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  442. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  443. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  444. ext_caslat = (2 * cas_latency - 1) >> 4;
  445. ext_add_lat = additive_latency >> 4;
  446. #ifdef CONFIG_SYS_FSL_DDR4
  447. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  448. #else
  449. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  450. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  451. #endif
  452. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  453. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  454. ddr->timing_cfg_3 = (0
  455. | ((ext_pretoact & 0x1) << 28)
  456. | ((ext_acttopre & 0x3) << 24)
  457. | ((ext_acttorw & 0x1) << 22)
  458. | ((ext_refrec & 0x3F) << 16)
  459. | ((ext_caslat & 0x3) << 12)
  460. | ((ext_add_lat & 0x1) << 10)
  461. | ((ext_wrrec & 0x1) << 8)
  462. | ((cntl_adj & 0x7) << 0)
  463. );
  464. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  465. }
  466. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  467. static void set_timing_cfg_1(const unsigned int ctrl_num,
  468. fsl_ddr_cfg_regs_t *ddr,
  469. const memctl_options_t *popts,
  470. const common_timing_params_t *common_dimm,
  471. unsigned int cas_latency)
  472. {
  473. /* Precharge-to-activate interval (tRP) */
  474. unsigned char pretoact_mclk;
  475. /* Activate to precharge interval (tRAS) */
  476. unsigned char acttopre_mclk;
  477. /* Activate to read/write interval (tRCD) */
  478. unsigned char acttorw_mclk;
  479. /* CASLAT */
  480. unsigned char caslat_ctrl;
  481. /* Refresh recovery time (tRFC) ; trfc_low */
  482. unsigned char refrec_ctrl;
  483. /* Last data to precharge minimum interval (tWR) */
  484. unsigned char wrrec_mclk;
  485. /* Activate-to-activate interval (tRRD) */
  486. unsigned char acttoact_mclk;
  487. /* Last write data pair to read command issue interval (tWTR) */
  488. unsigned char wrtord_mclk;
  489. #ifdef CONFIG_SYS_FSL_DDR4
  490. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  491. static const u8 wrrec_table[] = {
  492. 10, 10, 10, 10, 10,
  493. 10, 10, 10, 10, 10,
  494. 12, 12, 14, 14, 16,
  495. 16, 18, 18, 20, 20,
  496. 24, 24, 24, 24};
  497. #else
  498. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  499. static const u8 wrrec_table[] = {
  500. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  501. #endif
  502. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  503. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  504. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  505. /*
  506. * Translate CAS Latency to a DDR controller field value:
  507. *
  508. * CAS Lat DDR I DDR II Ctrl
  509. * Clocks SPD Bit SPD Bit Value
  510. * ------- ------- ------- -----
  511. * 1.0 0 0001
  512. * 1.5 1 0010
  513. * 2.0 2 2 0011
  514. * 2.5 3 0100
  515. * 3.0 4 3 0101
  516. * 3.5 5 0110
  517. * 4.0 4 0111
  518. * 4.5 1000
  519. * 5.0 5 1001
  520. */
  521. #if defined(CONFIG_SYS_FSL_DDR1)
  522. caslat_ctrl = (cas_latency + 1) & 0x07;
  523. #elif defined(CONFIG_SYS_FSL_DDR2)
  524. caslat_ctrl = 2 * cas_latency - 1;
  525. #else
  526. /*
  527. * if the CAS latency more than 8 cycle,
  528. * we need set extend bit for it at
  529. * TIMING_CFG_3[EXT_CASLAT]
  530. */
  531. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  532. caslat_ctrl = 2 * cas_latency - 1;
  533. else
  534. caslat_ctrl = (cas_latency - 1) << 1;
  535. #endif
  536. #ifdef CONFIG_SYS_FSL_DDR4
  537. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  538. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  539. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  540. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  541. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  542. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  543. else
  544. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  545. #else
  546. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  547. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  548. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  549. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  550. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  551. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  552. else
  553. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  554. #endif
  555. if (popts->otf_burst_chop_en)
  556. wrrec_mclk += 2;
  557. /*
  558. * JEDEC has min requirement for tRRD
  559. */
  560. #if defined(CONFIG_SYS_FSL_DDR3)
  561. if (acttoact_mclk < 4)
  562. acttoact_mclk = 4;
  563. #endif
  564. /*
  565. * JEDEC has some min requirements for tWTR
  566. */
  567. #if defined(CONFIG_SYS_FSL_DDR2)
  568. if (wrtord_mclk < 2)
  569. wrtord_mclk = 2;
  570. #elif defined(CONFIG_SYS_FSL_DDR3)
  571. if (wrtord_mclk < 4)
  572. wrtord_mclk = 4;
  573. #endif
  574. if (popts->otf_burst_chop_en)
  575. wrtord_mclk += 2;
  576. ddr->timing_cfg_1 = (0
  577. | ((pretoact_mclk & 0x0F) << 28)
  578. | ((acttopre_mclk & 0x0F) << 24)
  579. | ((acttorw_mclk & 0xF) << 20)
  580. | ((caslat_ctrl & 0xF) << 16)
  581. | ((refrec_ctrl & 0xF) << 12)
  582. | ((wrrec_mclk & 0x0F) << 8)
  583. | ((acttoact_mclk & 0x0F) << 4)
  584. | ((wrtord_mclk & 0x0F) << 0)
  585. );
  586. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  587. }
  588. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  589. static void set_timing_cfg_2(const unsigned int ctrl_num,
  590. fsl_ddr_cfg_regs_t *ddr,
  591. const memctl_options_t *popts,
  592. const common_timing_params_t *common_dimm,
  593. unsigned int cas_latency,
  594. unsigned int additive_latency)
  595. {
  596. /* Additive latency */
  597. unsigned char add_lat_mclk;
  598. /* CAS-to-preamble override */
  599. unsigned short cpo;
  600. /* Write latency */
  601. unsigned char wr_lat;
  602. /* Read to precharge (tRTP) */
  603. unsigned char rd_to_pre;
  604. /* Write command to write data strobe timing adjustment */
  605. unsigned char wr_data_delay;
  606. /* Minimum CKE pulse width (tCKE) */
  607. unsigned char cke_pls;
  608. /* Window for four activates (tFAW) */
  609. unsigned short four_act;
  610. #ifdef CONFIG_SYS_FSL_DDR3
  611. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  612. #endif
  613. /* FIXME add check that this must be less than acttorw_mclk */
  614. add_lat_mclk = additive_latency;
  615. cpo = popts->cpo_override;
  616. #if defined(CONFIG_SYS_FSL_DDR1)
  617. /*
  618. * This is a lie. It should really be 1, but if it is
  619. * set to 1, bits overlap into the old controller's
  620. * otherwise unused ACSM field. If we leave it 0, then
  621. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  622. */
  623. wr_lat = 0;
  624. #elif defined(CONFIG_SYS_FSL_DDR2)
  625. wr_lat = cas_latency - 1;
  626. #else
  627. wr_lat = compute_cas_write_latency(ctrl_num);
  628. #endif
  629. #ifdef CONFIG_SYS_FSL_DDR4
  630. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  631. #else
  632. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  633. #endif
  634. /*
  635. * JEDEC has some min requirements for tRTP
  636. */
  637. #if defined(CONFIG_SYS_FSL_DDR2)
  638. if (rd_to_pre < 2)
  639. rd_to_pre = 2;
  640. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  641. if (rd_to_pre < 4)
  642. rd_to_pre = 4;
  643. #endif
  644. if (popts->otf_burst_chop_en)
  645. rd_to_pre += 2; /* according to UM */
  646. wr_data_delay = popts->write_data_delay;
  647. #ifdef CONFIG_SYS_FSL_DDR4
  648. cpo = 0;
  649. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  650. #elif defined(CONFIG_SYS_FSL_DDR3)
  651. /*
  652. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  653. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  654. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  655. */
  656. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  657. (mclk_ps > 1245 ? 5625 : 5000)));
  658. #else
  659. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  660. #endif
  661. four_act = picos_to_mclk(ctrl_num,
  662. popts->tfaw_window_four_activates_ps);
  663. ddr->timing_cfg_2 = (0
  664. | ((add_lat_mclk & 0xf) << 28)
  665. | ((cpo & 0x1f) << 23)
  666. | ((wr_lat & 0xf) << 19)
  667. | (((wr_lat & 0x10) >> 4) << 18)
  668. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  669. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  670. | ((cke_pls & 0x7) << 6)
  671. | ((four_act & 0x3f) << 0)
  672. );
  673. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  674. }
  675. /* DDR SDRAM Register Control Word */
  676. static void set_ddr_sdram_rcw(const unsigned int ctrl_num,
  677. fsl_ddr_cfg_regs_t *ddr,
  678. const memctl_options_t *popts,
  679. const common_timing_params_t *common_dimm)
  680. {
  681. unsigned int ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  682. unsigned int rc0a, rc0f;
  683. if (common_dimm->all_dimms_registered &&
  684. !common_dimm->all_dimms_unbuffered) {
  685. if (popts->rcw_override) {
  686. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  687. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  688. ddr->ddr_sdram_rcw_3 = popts->rcw_3;
  689. } else {
  690. rc0a = ddr_freq > 3200 ? 0x7 :
  691. (ddr_freq > 2933 ? 0x6 :
  692. (ddr_freq > 2666 ? 0x5 :
  693. (ddr_freq > 2400 ? 0x4 :
  694. (ddr_freq > 2133 ? 0x3 :
  695. (ddr_freq > 1866 ? 0x2 :
  696. (ddr_freq > 1600 ? 1 : 0))))));
  697. rc0f = ddr_freq > 3200 ? 0x3 :
  698. (ddr_freq > 2400 ? 0x2 :
  699. (ddr_freq > 2133 ? 0x1 : 0));
  700. ddr->ddr_sdram_rcw_1 =
  701. common_dimm->rcw[0] << 28 | \
  702. common_dimm->rcw[1] << 24 | \
  703. common_dimm->rcw[2] << 20 | \
  704. common_dimm->rcw[3] << 16 | \
  705. common_dimm->rcw[4] << 12 | \
  706. common_dimm->rcw[5] << 8 | \
  707. common_dimm->rcw[6] << 4 | \
  708. common_dimm->rcw[7];
  709. ddr->ddr_sdram_rcw_2 =
  710. common_dimm->rcw[8] << 28 | \
  711. common_dimm->rcw[9] << 24 | \
  712. rc0a << 20 | \
  713. common_dimm->rcw[11] << 16 | \
  714. common_dimm->rcw[12] << 12 | \
  715. common_dimm->rcw[13] << 8 | \
  716. common_dimm->rcw[14] << 4 | \
  717. rc0f;
  718. ddr->ddr_sdram_rcw_3 =
  719. ((ddr_freq - 1260 + 19) / 20) << 8;
  720. }
  721. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n",
  722. ddr->ddr_sdram_rcw_1);
  723. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n",
  724. ddr->ddr_sdram_rcw_2);
  725. debug("FSLDDR: ddr_sdram_rcw_3 = 0x%08x\n",
  726. ddr->ddr_sdram_rcw_3);
  727. }
  728. }
  729. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  730. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  731. const memctl_options_t *popts,
  732. const common_timing_params_t *common_dimm)
  733. {
  734. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  735. unsigned int sren; /* Self refresh enable (during sleep) */
  736. unsigned int ecc_en; /* ECC enable. */
  737. unsigned int rd_en; /* Registered DIMM enable */
  738. unsigned int sdram_type; /* Type of SDRAM */
  739. unsigned int dyn_pwr; /* Dynamic power management mode */
  740. unsigned int dbw; /* DRAM dta bus width */
  741. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  742. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  743. unsigned int threet_en; /* Enable 3T timing */
  744. unsigned int twot_en; /* Enable 2T timing */
  745. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  746. unsigned int x32_en = 0; /* x32 enable */
  747. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  748. unsigned int hse; /* Global half strength override */
  749. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  750. unsigned int mem_halt = 0; /* memory controller halt */
  751. unsigned int bi = 0; /* Bypass initialization */
  752. mem_en = 1;
  753. sren = popts->self_refresh_in_sleep;
  754. if (common_dimm->all_dimms_ecc_capable) {
  755. /* Allow setting of ECC only if all DIMMs are ECC. */
  756. ecc_en = popts->ecc_mode;
  757. } else {
  758. ecc_en = 0;
  759. }
  760. if (common_dimm->all_dimms_registered &&
  761. !common_dimm->all_dimms_unbuffered) {
  762. rd_en = 1;
  763. twot_en = 0;
  764. } else {
  765. rd_en = 0;
  766. twot_en = popts->twot_en;
  767. }
  768. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  769. dyn_pwr = popts->dynamic_power;
  770. dbw = popts->data_bus_width;
  771. /* 8-beat burst enable DDR-III case
  772. * we must clear it when use the on-the-fly mode,
  773. * must set it when use the 32-bits bus mode.
  774. */
  775. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  776. (sdram_type == SDRAM_TYPE_DDR4)) {
  777. if (popts->burst_length == DDR_BL8)
  778. eight_be = 1;
  779. if (popts->burst_length == DDR_OTF)
  780. eight_be = 0;
  781. if (dbw == 0x1)
  782. eight_be = 1;
  783. }
  784. threet_en = popts->threet_en;
  785. ba_intlv_ctl = popts->ba_intlv_ctl;
  786. hse = popts->half_strength_driver_enable;
  787. /* set when ddr bus width < 64 */
  788. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  789. ddr->ddr_sdram_cfg = (0
  790. | ((mem_en & 0x1) << 31)
  791. | ((sren & 0x1) << 30)
  792. | ((ecc_en & 0x1) << 29)
  793. | ((rd_en & 0x1) << 28)
  794. | ((sdram_type & 0x7) << 24)
  795. | ((dyn_pwr & 0x1) << 21)
  796. | ((dbw & 0x3) << 19)
  797. | ((eight_be & 0x1) << 18)
  798. | ((ncap & 0x1) << 17)
  799. | ((threet_en & 0x1) << 16)
  800. | ((twot_en & 0x1) << 15)
  801. | ((ba_intlv_ctl & 0x7F) << 8)
  802. | ((x32_en & 0x1) << 5)
  803. | ((pchb8 & 0x1) << 4)
  804. | ((hse & 0x1) << 3)
  805. | ((acc_ecc_en & 0x1) << 2)
  806. | ((mem_halt & 0x1) << 1)
  807. | ((bi & 0x1) << 0)
  808. );
  809. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  810. }
  811. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  812. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  813. fsl_ddr_cfg_regs_t *ddr,
  814. const memctl_options_t *popts,
  815. const unsigned int unq_mrs_en)
  816. {
  817. unsigned int frc_sr = 0; /* Force self refresh */
  818. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  819. unsigned int odt_cfg = 0; /* ODT configuration */
  820. unsigned int num_pr; /* Number of posted refreshes */
  821. unsigned int slow = 0; /* DDR will be run less than 1250 */
  822. unsigned int x4_en = 0; /* x4 DRAM enable */
  823. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  824. unsigned int ap_en; /* Address Parity Enable */
  825. unsigned int d_init; /* DRAM data initialization */
  826. unsigned int rcw_en = 0; /* Register Control Word Enable */
  827. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  828. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  829. int i;
  830. #ifndef CONFIG_SYS_FSL_DDR4
  831. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  832. unsigned int dqs_cfg; /* DQS configuration */
  833. dqs_cfg = popts->dqs_config;
  834. #endif
  835. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  836. if (popts->cs_local_opts[i].odt_rd_cfg
  837. || popts->cs_local_opts[i].odt_wr_cfg) {
  838. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  839. break;
  840. }
  841. }
  842. sr_ie = popts->self_refresh_interrupt_en;
  843. num_pr = popts->package_3ds + 1;
  844. /*
  845. * 8572 manual says
  846. * {TIMING_CFG_1[PRETOACT]
  847. * + [DDR_SDRAM_CFG_2[NUM_PR]
  848. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  849. * << DDR_SDRAM_INTERVAL[REFINT]
  850. */
  851. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  852. obc_cfg = popts->otf_burst_chop_en;
  853. #else
  854. obc_cfg = 0;
  855. #endif
  856. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  857. slow = get_ddr_freq(ctrl_num) < 1249000000;
  858. #endif
  859. if (popts->registered_dimm_en)
  860. rcw_en = 1;
  861. /* DDR4 can have address parity for UDIMM and discrete */
  862. if ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) &&
  863. (!popts->registered_dimm_en)) {
  864. ap_en = 0;
  865. } else {
  866. ap_en = popts->ap_en;
  867. }
  868. x4_en = popts->x4_en ? 1 : 0;
  869. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  870. /* Use the DDR controller to auto initialize memory. */
  871. d_init = popts->ecc_init_using_memctl;
  872. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  873. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  874. #else
  875. /* Memory will be initialized via DMA, or not at all. */
  876. d_init = 0;
  877. #endif
  878. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  879. md_en = popts->mirrored_dimm;
  880. #endif
  881. qd_en = popts->quad_rank_present ? 1 : 0;
  882. ddr->ddr_sdram_cfg_2 = (0
  883. | ((frc_sr & 0x1) << 31)
  884. | ((sr_ie & 0x1) << 30)
  885. #ifndef CONFIG_SYS_FSL_DDR4
  886. | ((dll_rst_dis & 0x1) << 29)
  887. | ((dqs_cfg & 0x3) << 26)
  888. #endif
  889. | ((odt_cfg & 0x3) << 21)
  890. | ((num_pr & 0xf) << 12)
  891. | ((slow & 1) << 11)
  892. | (x4_en << 10)
  893. | (qd_en << 9)
  894. | (unq_mrs_en << 8)
  895. | ((obc_cfg & 0x1) << 6)
  896. | ((ap_en & 0x1) << 5)
  897. | ((d_init & 0x1) << 4)
  898. | ((rcw_en & 0x1) << 2)
  899. | ((md_en & 0x1) << 0)
  900. );
  901. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  902. }
  903. #ifdef CONFIG_SYS_FSL_DDR4
  904. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  905. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  906. fsl_ddr_cfg_regs_t *ddr,
  907. const memctl_options_t *popts,
  908. const common_timing_params_t *common_dimm,
  909. const unsigned int unq_mrs_en)
  910. {
  911. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  912. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  913. int i;
  914. unsigned int wr_crc = 0; /* Disable */
  915. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  916. unsigned int srt = 0; /* self-refresh temerature, normal range */
  917. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  918. unsigned int mpr = 0; /* serial */
  919. unsigned int wc_lat;
  920. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  921. if (popts->rtt_override)
  922. rtt_wr = popts->rtt_wr_override_value;
  923. else
  924. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  925. if (common_dimm->extended_op_srt)
  926. srt = common_dimm->extended_op_srt;
  927. esdmode2 = (0
  928. | ((wr_crc & 0x1) << 12)
  929. | ((rtt_wr & 0x3) << 9)
  930. | ((srt & 0x3) << 6)
  931. | ((cwl & 0x7) << 3));
  932. if (mclk_ps >= 1250)
  933. wc_lat = 0;
  934. else if (mclk_ps >= 833)
  935. wc_lat = 1;
  936. else
  937. wc_lat = 2;
  938. esdmode3 = (0
  939. | ((mpr & 0x3) << 11)
  940. | ((wc_lat & 0x3) << 9));
  941. ddr->ddr_sdram_mode_2 = (0
  942. | ((esdmode2 & 0xFFFF) << 16)
  943. | ((esdmode3 & 0xFFFF) << 0)
  944. );
  945. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  946. if (unq_mrs_en) { /* unique mode registers are supported */
  947. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  948. if (popts->rtt_override)
  949. rtt_wr = popts->rtt_wr_override_value;
  950. else
  951. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  952. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  953. esdmode2 |= (rtt_wr & 0x3) << 9;
  954. switch (i) {
  955. case 1:
  956. ddr->ddr_sdram_mode_4 = (0
  957. | ((esdmode2 & 0xFFFF) << 16)
  958. | ((esdmode3 & 0xFFFF) << 0)
  959. );
  960. break;
  961. case 2:
  962. ddr->ddr_sdram_mode_6 = (0
  963. | ((esdmode2 & 0xFFFF) << 16)
  964. | ((esdmode3 & 0xFFFF) << 0)
  965. );
  966. break;
  967. case 3:
  968. ddr->ddr_sdram_mode_8 = (0
  969. | ((esdmode2 & 0xFFFF) << 16)
  970. | ((esdmode3 & 0xFFFF) << 0)
  971. );
  972. break;
  973. }
  974. }
  975. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  976. ddr->ddr_sdram_mode_4);
  977. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  978. ddr->ddr_sdram_mode_6);
  979. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  980. ddr->ddr_sdram_mode_8);
  981. }
  982. }
  983. #elif defined(CONFIG_SYS_FSL_DDR3)
  984. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  985. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  986. fsl_ddr_cfg_regs_t *ddr,
  987. const memctl_options_t *popts,
  988. const common_timing_params_t *common_dimm,
  989. const unsigned int unq_mrs_en)
  990. {
  991. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  992. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  993. int i;
  994. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  995. unsigned int srt = 0; /* self-refresh temerature, normal range */
  996. unsigned int asr = 0; /* auto self-refresh disable */
  997. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  998. unsigned int pasr = 0; /* partial array self refresh disable */
  999. if (popts->rtt_override)
  1000. rtt_wr = popts->rtt_wr_override_value;
  1001. else
  1002. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  1003. if (common_dimm->extended_op_srt)
  1004. srt = common_dimm->extended_op_srt;
  1005. esdmode2 = (0
  1006. | ((rtt_wr & 0x3) << 9)
  1007. | ((srt & 0x1) << 7)
  1008. | ((asr & 0x1) << 6)
  1009. | ((cwl & 0x7) << 3)
  1010. | ((pasr & 0x7) << 0));
  1011. ddr->ddr_sdram_mode_2 = (0
  1012. | ((esdmode2 & 0xFFFF) << 16)
  1013. | ((esdmode3 & 0xFFFF) << 0)
  1014. );
  1015. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1016. if (unq_mrs_en) { /* unique mode registers are supported */
  1017. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1018. if (popts->rtt_override)
  1019. rtt_wr = popts->rtt_wr_override_value;
  1020. else
  1021. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  1022. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  1023. esdmode2 |= (rtt_wr & 0x3) << 9;
  1024. switch (i) {
  1025. case 1:
  1026. ddr->ddr_sdram_mode_4 = (0
  1027. | ((esdmode2 & 0xFFFF) << 16)
  1028. | ((esdmode3 & 0xFFFF) << 0)
  1029. );
  1030. break;
  1031. case 2:
  1032. ddr->ddr_sdram_mode_6 = (0
  1033. | ((esdmode2 & 0xFFFF) << 16)
  1034. | ((esdmode3 & 0xFFFF) << 0)
  1035. );
  1036. break;
  1037. case 3:
  1038. ddr->ddr_sdram_mode_8 = (0
  1039. | ((esdmode2 & 0xFFFF) << 16)
  1040. | ((esdmode3 & 0xFFFF) << 0)
  1041. );
  1042. break;
  1043. }
  1044. }
  1045. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1046. ddr->ddr_sdram_mode_4);
  1047. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1048. ddr->ddr_sdram_mode_6);
  1049. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1050. ddr->ddr_sdram_mode_8);
  1051. }
  1052. }
  1053. #else /* for DDR2 and DDR1 */
  1054. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1055. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1056. fsl_ddr_cfg_regs_t *ddr,
  1057. const memctl_options_t *popts,
  1058. const common_timing_params_t *common_dimm,
  1059. const unsigned int unq_mrs_en)
  1060. {
  1061. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1062. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1063. ddr->ddr_sdram_mode_2 = (0
  1064. | ((esdmode2 & 0xFFFF) << 16)
  1065. | ((esdmode3 & 0xFFFF) << 0)
  1066. );
  1067. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1068. }
  1069. #endif
  1070. #ifdef CONFIG_SYS_FSL_DDR4
  1071. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1072. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1073. const memctl_options_t *popts,
  1074. const common_timing_params_t *common_dimm,
  1075. const unsigned int unq_mrs_en)
  1076. {
  1077. int i;
  1078. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1079. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1080. int rtt_park = 0;
  1081. bool four_cs = false;
  1082. const unsigned int mclk_ps = get_memory_clk_period_ps(0);
  1083. #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
  1084. if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
  1085. (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
  1086. (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
  1087. (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
  1088. four_cs = true;
  1089. #endif
  1090. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1091. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1092. rtt_park = four_cs ? 0 : 1;
  1093. } else {
  1094. esdmode5 = 0x00000400; /* Data mask enabled */
  1095. }
  1096. /*
  1097. * For DDR3, set C/A latency if address parity is enabled.
  1098. * For DDR4, set C/A latency for UDIMM only. For RDIMM the delay is
  1099. * handled by register chip and RCW settings.
  1100. */
  1101. if ((ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) &&
  1102. ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) ||
  1103. !popts->registered_dimm_en)) {
  1104. if (mclk_ps >= 935) {
  1105. /* for DDR4-1600/1866/2133 */
  1106. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1107. } else if (mclk_ps >= 833) {
  1108. /* for DDR4-2400 */
  1109. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1110. } else {
  1111. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1112. }
  1113. }
  1114. ddr->ddr_sdram_mode_9 = (0
  1115. | ((esdmode4 & 0xffff) << 16)
  1116. | ((esdmode5 & 0xffff) << 0)
  1117. );
  1118. /* Normally only the first enabled CS use 0x500, others use 0x400
  1119. * But when four chip-selects are all enabled, all mode registers
  1120. * need 0x500 to park.
  1121. */
  1122. debug("FSLDDR: ddr_sdram_mode_9 = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1123. if (unq_mrs_en) { /* unique mode registers are supported */
  1124. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1125. if (!rtt_park &&
  1126. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1127. esdmode5 |= 0x00000500; /* RTT_PARK */
  1128. rtt_park = four_cs ? 0 : 1;
  1129. } else {
  1130. esdmode5 = 0x00000400;
  1131. }
  1132. if ((ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) &&
  1133. ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) ||
  1134. !popts->registered_dimm_en)) {
  1135. if (mclk_ps >= 935) {
  1136. /* for DDR4-1600/1866/2133 */
  1137. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1138. } else if (mclk_ps >= 833) {
  1139. /* for DDR4-2400 */
  1140. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1141. } else {
  1142. printf("parity: mclk_ps = %d not supported\n",
  1143. mclk_ps);
  1144. }
  1145. }
  1146. switch (i) {
  1147. case 1:
  1148. ddr->ddr_sdram_mode_11 = (0
  1149. | ((esdmode4 & 0xFFFF) << 16)
  1150. | ((esdmode5 & 0xFFFF) << 0)
  1151. );
  1152. break;
  1153. case 2:
  1154. ddr->ddr_sdram_mode_13 = (0
  1155. | ((esdmode4 & 0xFFFF) << 16)
  1156. | ((esdmode5 & 0xFFFF) << 0)
  1157. );
  1158. break;
  1159. case 3:
  1160. ddr->ddr_sdram_mode_15 = (0
  1161. | ((esdmode4 & 0xFFFF) << 16)
  1162. | ((esdmode5 & 0xFFFF) << 0)
  1163. );
  1164. break;
  1165. }
  1166. }
  1167. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1168. ddr->ddr_sdram_mode_11);
  1169. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1170. ddr->ddr_sdram_mode_13);
  1171. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1172. ddr->ddr_sdram_mode_15);
  1173. }
  1174. }
  1175. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1176. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1177. fsl_ddr_cfg_regs_t *ddr,
  1178. const memctl_options_t *popts,
  1179. const common_timing_params_t *common_dimm,
  1180. const unsigned int unq_mrs_en)
  1181. {
  1182. int i;
  1183. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1184. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1185. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1186. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1187. if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  1188. esdmode6 |= 1 << 6; /* Range 2 */
  1189. ddr->ddr_sdram_mode_10 = (0
  1190. | ((esdmode6 & 0xffff) << 16)
  1191. | ((esdmode7 & 0xffff) << 0)
  1192. );
  1193. debug("FSLDDR: ddr_sdram_mode_10 = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1194. if (unq_mrs_en) { /* unique mode registers are supported */
  1195. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1196. switch (i) {
  1197. case 1:
  1198. ddr->ddr_sdram_mode_12 = (0
  1199. | ((esdmode6 & 0xFFFF) << 16)
  1200. | ((esdmode7 & 0xFFFF) << 0)
  1201. );
  1202. break;
  1203. case 2:
  1204. ddr->ddr_sdram_mode_14 = (0
  1205. | ((esdmode6 & 0xFFFF) << 16)
  1206. | ((esdmode7 & 0xFFFF) << 0)
  1207. );
  1208. break;
  1209. case 3:
  1210. ddr->ddr_sdram_mode_16 = (0
  1211. | ((esdmode6 & 0xFFFF) << 16)
  1212. | ((esdmode7 & 0xFFFF) << 0)
  1213. );
  1214. break;
  1215. }
  1216. }
  1217. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1218. ddr->ddr_sdram_mode_12);
  1219. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1220. ddr->ddr_sdram_mode_14);
  1221. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1222. ddr->ddr_sdram_mode_16);
  1223. }
  1224. }
  1225. #endif
  1226. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1227. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1228. fsl_ddr_cfg_regs_t *ddr,
  1229. const memctl_options_t *popts,
  1230. const common_timing_params_t *common_dimm)
  1231. {
  1232. unsigned int refint; /* Refresh interval */
  1233. unsigned int bstopre; /* Precharge interval */
  1234. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1235. bstopre = popts->bstopre;
  1236. /* refint field used 0x3FFF in earlier controllers */
  1237. ddr->ddr_sdram_interval = (0
  1238. | ((refint & 0xFFFF) << 16)
  1239. | ((bstopre & 0x3FFF) << 0)
  1240. );
  1241. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1242. }
  1243. #ifdef CONFIG_SYS_FSL_DDR4
  1244. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1245. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1246. fsl_ddr_cfg_regs_t *ddr,
  1247. const memctl_options_t *popts,
  1248. const common_timing_params_t *common_dimm,
  1249. unsigned int cas_latency,
  1250. unsigned int additive_latency,
  1251. const unsigned int unq_mrs_en)
  1252. {
  1253. int i;
  1254. unsigned short esdmode; /* Extended SDRAM mode */
  1255. unsigned short sdmode; /* SDRAM mode */
  1256. /* Mode Register - MR1 */
  1257. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1258. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1259. unsigned int rtt;
  1260. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1261. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1262. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1263. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1264. 0=Disable (Test/Debug) */
  1265. /* Mode Register - MR0 */
  1266. unsigned int wr = 0; /* Write Recovery */
  1267. unsigned int dll_rst; /* DLL Reset */
  1268. unsigned int mode; /* Normal=0 or Test=1 */
  1269. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1270. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1271. unsigned int bt;
  1272. unsigned int bl; /* BL: Burst Length */
  1273. unsigned int wr_mclk;
  1274. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1275. static const u8 wr_table[] = {
  1276. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1277. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1278. static const u8 cas_latency_table[] = {
  1279. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1280. 9, 9, 10, 10, 11, 11};
  1281. if (popts->rtt_override)
  1282. rtt = popts->rtt_override_value;
  1283. else
  1284. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1285. if (additive_latency == (cas_latency - 1))
  1286. al = 1;
  1287. if (additive_latency == (cas_latency - 2))
  1288. al = 2;
  1289. if (popts->quad_rank_present)
  1290. dic = 1; /* output driver impedance 240/7 ohm */
  1291. /*
  1292. * The esdmode value will also be used for writing
  1293. * MR1 during write leveling for DDR3, although the
  1294. * bits specifically related to the write leveling
  1295. * scheme will be handled automatically by the DDR
  1296. * controller. so we set the wrlvl_en = 0 here.
  1297. */
  1298. esdmode = (0
  1299. | ((qoff & 0x1) << 12)
  1300. | ((tdqs_en & 0x1) << 11)
  1301. | ((rtt & 0x7) << 8)
  1302. | ((wrlvl_en & 0x1) << 7)
  1303. | ((al & 0x3) << 3)
  1304. | ((dic & 0x3) << 1) /* DIC field is split */
  1305. | ((dll_en & 0x1) << 0)
  1306. );
  1307. /*
  1308. * DLL control for precharge PD
  1309. * 0=slow exit DLL off (tXPDLL)
  1310. * 1=fast exit DLL on (tXP)
  1311. */
  1312. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1313. if (wr_mclk <= 24) {
  1314. wr = wr_table[wr_mclk - 10];
  1315. } else {
  1316. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1317. wr_mclk);
  1318. }
  1319. dll_rst = 0; /* dll no reset */
  1320. mode = 0; /* normal mode */
  1321. /* look up table to get the cas latency bits */
  1322. if (cas_latency >= 9 && cas_latency <= 24)
  1323. caslat = cas_latency_table[cas_latency - 9];
  1324. else
  1325. printf("Error: unsupported cas latency for mode register\n");
  1326. bt = 0; /* Nibble sequential */
  1327. switch (popts->burst_length) {
  1328. case DDR_BL8:
  1329. bl = 0;
  1330. break;
  1331. case DDR_OTF:
  1332. bl = 1;
  1333. break;
  1334. case DDR_BC4:
  1335. bl = 2;
  1336. break;
  1337. default:
  1338. printf("Error: invalid burst length of %u specified. ",
  1339. popts->burst_length);
  1340. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1341. bl = 1;
  1342. break;
  1343. }
  1344. sdmode = (0
  1345. | ((wr & 0x7) << 9)
  1346. | ((dll_rst & 0x1) << 8)
  1347. | ((mode & 0x1) << 7)
  1348. | (((caslat >> 1) & 0x7) << 4)
  1349. | ((bt & 0x1) << 3)
  1350. | ((caslat & 1) << 2)
  1351. | ((bl & 0x3) << 0)
  1352. );
  1353. ddr->ddr_sdram_mode = (0
  1354. | ((esdmode & 0xFFFF) << 16)
  1355. | ((sdmode & 0xFFFF) << 0)
  1356. );
  1357. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1358. if (unq_mrs_en) { /* unique mode registers are supported */
  1359. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1360. if (popts->rtt_override)
  1361. rtt = popts->rtt_override_value;
  1362. else
  1363. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1364. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1365. esdmode |= (rtt & 0x7) << 8;
  1366. switch (i) {
  1367. case 1:
  1368. ddr->ddr_sdram_mode_3 = (0
  1369. | ((esdmode & 0xFFFF) << 16)
  1370. | ((sdmode & 0xFFFF) << 0)
  1371. );
  1372. break;
  1373. case 2:
  1374. ddr->ddr_sdram_mode_5 = (0
  1375. | ((esdmode & 0xFFFF) << 16)
  1376. | ((sdmode & 0xFFFF) << 0)
  1377. );
  1378. break;
  1379. case 3:
  1380. ddr->ddr_sdram_mode_7 = (0
  1381. | ((esdmode & 0xFFFF) << 16)
  1382. | ((sdmode & 0xFFFF) << 0)
  1383. );
  1384. break;
  1385. }
  1386. }
  1387. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1388. ddr->ddr_sdram_mode_3);
  1389. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1390. ddr->ddr_sdram_mode_5);
  1391. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1392. ddr->ddr_sdram_mode_5);
  1393. }
  1394. }
  1395. #elif defined(CONFIG_SYS_FSL_DDR3)
  1396. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1397. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1398. fsl_ddr_cfg_regs_t *ddr,
  1399. const memctl_options_t *popts,
  1400. const common_timing_params_t *common_dimm,
  1401. unsigned int cas_latency,
  1402. unsigned int additive_latency,
  1403. const unsigned int unq_mrs_en)
  1404. {
  1405. int i;
  1406. unsigned short esdmode; /* Extended SDRAM mode */
  1407. unsigned short sdmode; /* SDRAM mode */
  1408. /* Mode Register - MR1 */
  1409. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1410. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1411. unsigned int rtt;
  1412. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1413. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1414. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1415. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1416. 1=Disable (Test/Debug) */
  1417. /* Mode Register - MR0 */
  1418. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1419. unsigned int wr = 0; /* Write Recovery */
  1420. unsigned int dll_rst; /* DLL Reset */
  1421. unsigned int mode; /* Normal=0 or Test=1 */
  1422. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1423. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1424. unsigned int bt;
  1425. unsigned int bl; /* BL: Burst Length */
  1426. unsigned int wr_mclk;
  1427. /*
  1428. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1429. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1430. * for this table
  1431. */
  1432. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1433. if (popts->rtt_override)
  1434. rtt = popts->rtt_override_value;
  1435. else
  1436. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1437. if (additive_latency == (cas_latency - 1))
  1438. al = 1;
  1439. if (additive_latency == (cas_latency - 2))
  1440. al = 2;
  1441. if (popts->quad_rank_present)
  1442. dic = 1; /* output driver impedance 240/7 ohm */
  1443. /*
  1444. * The esdmode value will also be used for writing
  1445. * MR1 during write leveling for DDR3, although the
  1446. * bits specifically related to the write leveling
  1447. * scheme will be handled automatically by the DDR
  1448. * controller. so we set the wrlvl_en = 0 here.
  1449. */
  1450. esdmode = (0
  1451. | ((qoff & 0x1) << 12)
  1452. | ((tdqs_en & 0x1) << 11)
  1453. | ((rtt & 0x4) << 7) /* rtt field is split */
  1454. | ((wrlvl_en & 0x1) << 7)
  1455. | ((rtt & 0x2) << 5) /* rtt field is split */
  1456. | ((dic & 0x2) << 4) /* DIC field is split */
  1457. | ((al & 0x3) << 3)
  1458. | ((rtt & 0x1) << 2) /* rtt field is split */
  1459. | ((dic & 0x1) << 1) /* DIC field is split */
  1460. | ((dll_en & 0x1) << 0)
  1461. );
  1462. /*
  1463. * DLL control for precharge PD
  1464. * 0=slow exit DLL off (tXPDLL)
  1465. * 1=fast exit DLL on (tXP)
  1466. */
  1467. dll_on = 1;
  1468. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1469. if (wr_mclk <= 16) {
  1470. wr = wr_table[wr_mclk - 5];
  1471. } else {
  1472. printf("Error: unsupported write recovery for mode register "
  1473. "wr_mclk = %d\n", wr_mclk);
  1474. }
  1475. dll_rst = 0; /* dll no reset */
  1476. mode = 0; /* normal mode */
  1477. /* look up table to get the cas latency bits */
  1478. if (cas_latency >= 5 && cas_latency <= 16) {
  1479. unsigned char cas_latency_table[] = {
  1480. 0x2, /* 5 clocks */
  1481. 0x4, /* 6 clocks */
  1482. 0x6, /* 7 clocks */
  1483. 0x8, /* 8 clocks */
  1484. 0xa, /* 9 clocks */
  1485. 0xc, /* 10 clocks */
  1486. 0xe, /* 11 clocks */
  1487. 0x1, /* 12 clocks */
  1488. 0x3, /* 13 clocks */
  1489. 0x5, /* 14 clocks */
  1490. 0x7, /* 15 clocks */
  1491. 0x9, /* 16 clocks */
  1492. };
  1493. caslat = cas_latency_table[cas_latency - 5];
  1494. } else {
  1495. printf("Error: unsupported cas latency for mode register\n");
  1496. }
  1497. bt = 0; /* Nibble sequential */
  1498. switch (popts->burst_length) {
  1499. case DDR_BL8:
  1500. bl = 0;
  1501. break;
  1502. case DDR_OTF:
  1503. bl = 1;
  1504. break;
  1505. case DDR_BC4:
  1506. bl = 2;
  1507. break;
  1508. default:
  1509. printf("Error: invalid burst length of %u specified. "
  1510. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1511. popts->burst_length);
  1512. bl = 1;
  1513. break;
  1514. }
  1515. sdmode = (0
  1516. | ((dll_on & 0x1) << 12)
  1517. | ((wr & 0x7) << 9)
  1518. | ((dll_rst & 0x1) << 8)
  1519. | ((mode & 0x1) << 7)
  1520. | (((caslat >> 1) & 0x7) << 4)
  1521. | ((bt & 0x1) << 3)
  1522. | ((caslat & 1) << 2)
  1523. | ((bl & 0x3) << 0)
  1524. );
  1525. ddr->ddr_sdram_mode = (0
  1526. | ((esdmode & 0xFFFF) << 16)
  1527. | ((sdmode & 0xFFFF) << 0)
  1528. );
  1529. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1530. if (unq_mrs_en) { /* unique mode registers are supported */
  1531. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1532. if (popts->rtt_override)
  1533. rtt = popts->rtt_override_value;
  1534. else
  1535. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1536. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1537. esdmode |= (0
  1538. | ((rtt & 0x4) << 7) /* rtt field is split */
  1539. | ((rtt & 0x2) << 5) /* rtt field is split */
  1540. | ((rtt & 0x1) << 2) /* rtt field is split */
  1541. );
  1542. switch (i) {
  1543. case 1:
  1544. ddr->ddr_sdram_mode_3 = (0
  1545. | ((esdmode & 0xFFFF) << 16)
  1546. | ((sdmode & 0xFFFF) << 0)
  1547. );
  1548. break;
  1549. case 2:
  1550. ddr->ddr_sdram_mode_5 = (0
  1551. | ((esdmode & 0xFFFF) << 16)
  1552. | ((sdmode & 0xFFFF) << 0)
  1553. );
  1554. break;
  1555. case 3:
  1556. ddr->ddr_sdram_mode_7 = (0
  1557. | ((esdmode & 0xFFFF) << 16)
  1558. | ((sdmode & 0xFFFF) << 0)
  1559. );
  1560. break;
  1561. }
  1562. }
  1563. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1564. ddr->ddr_sdram_mode_3);
  1565. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1566. ddr->ddr_sdram_mode_5);
  1567. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1568. ddr->ddr_sdram_mode_5);
  1569. }
  1570. }
  1571. #else /* !CONFIG_SYS_FSL_DDR3 */
  1572. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1573. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1574. fsl_ddr_cfg_regs_t *ddr,
  1575. const memctl_options_t *popts,
  1576. const common_timing_params_t *common_dimm,
  1577. unsigned int cas_latency,
  1578. unsigned int additive_latency,
  1579. const unsigned int unq_mrs_en)
  1580. {
  1581. unsigned short esdmode; /* Extended SDRAM mode */
  1582. unsigned short sdmode; /* SDRAM mode */
  1583. /*
  1584. * FIXME: This ought to be pre-calculated in a
  1585. * technology-specific routine,
  1586. * e.g. compute_DDR2_mode_register(), and then the
  1587. * sdmode and esdmode passed in as part of common_dimm.
  1588. */
  1589. /* Extended Mode Register */
  1590. unsigned int mrs = 0; /* Mode Register Set */
  1591. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1592. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1593. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1594. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1595. 0x7=OCD default state */
  1596. unsigned int rtt;
  1597. unsigned int al; /* Posted CAS# additive latency (AL) */
  1598. unsigned int ods = 0; /* Output Drive Strength:
  1599. 0 = Full strength (18ohm)
  1600. 1 = Reduced strength (4ohm) */
  1601. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1602. 1=Disable (Test/Debug) */
  1603. /* Mode Register (MR) */
  1604. unsigned int mr; /* Mode Register Definition */
  1605. unsigned int pd; /* Power-Down Mode */
  1606. unsigned int wr; /* Write Recovery */
  1607. unsigned int dll_res; /* DLL Reset */
  1608. unsigned int mode; /* Normal=0 or Test=1 */
  1609. unsigned int caslat = 0;/* CAS# latency */
  1610. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1611. unsigned int bt;
  1612. unsigned int bl; /* BL: Burst Length */
  1613. dqs_en = !popts->dqs_config;
  1614. rtt = fsl_ddr_get_rtt();
  1615. al = additive_latency;
  1616. esdmode = (0
  1617. | ((mrs & 0x3) << 14)
  1618. | ((outputs & 0x1) << 12)
  1619. | ((rdqs_en & 0x1) << 11)
  1620. | ((dqs_en & 0x1) << 10)
  1621. | ((ocd & 0x7) << 7)
  1622. | ((rtt & 0x2) << 5) /* rtt field is split */
  1623. | ((al & 0x7) << 3)
  1624. | ((rtt & 0x1) << 2) /* rtt field is split */
  1625. | ((ods & 0x1) << 1)
  1626. | ((dll_en & 0x1) << 0)
  1627. );
  1628. mr = 0; /* FIXME: CHECKME */
  1629. /*
  1630. * 0 = Fast Exit (Normal)
  1631. * 1 = Slow Exit (Low Power)
  1632. */
  1633. pd = 0;
  1634. #if defined(CONFIG_SYS_FSL_DDR1)
  1635. wr = 0; /* Historical */
  1636. #elif defined(CONFIG_SYS_FSL_DDR2)
  1637. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1638. #endif
  1639. dll_res = 0;
  1640. mode = 0;
  1641. #if defined(CONFIG_SYS_FSL_DDR1)
  1642. if (1 <= cas_latency && cas_latency <= 4) {
  1643. unsigned char mode_caslat_table[4] = {
  1644. 0x5, /* 1.5 clocks */
  1645. 0x2, /* 2.0 clocks */
  1646. 0x6, /* 2.5 clocks */
  1647. 0x3 /* 3.0 clocks */
  1648. };
  1649. caslat = mode_caslat_table[cas_latency - 1];
  1650. } else {
  1651. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1652. }
  1653. #elif defined(CONFIG_SYS_FSL_DDR2)
  1654. caslat = cas_latency;
  1655. #endif
  1656. bt = 0;
  1657. switch (popts->burst_length) {
  1658. case DDR_BL4:
  1659. bl = 2;
  1660. break;
  1661. case DDR_BL8:
  1662. bl = 3;
  1663. break;
  1664. default:
  1665. printf("Error: invalid burst length of %u specified. "
  1666. " Defaulting to 4 beats.\n",
  1667. popts->burst_length);
  1668. bl = 2;
  1669. break;
  1670. }
  1671. sdmode = (0
  1672. | ((mr & 0x3) << 14)
  1673. | ((pd & 0x1) << 12)
  1674. | ((wr & 0x7) << 9)
  1675. | ((dll_res & 0x1) << 8)
  1676. | ((mode & 0x1) << 7)
  1677. | ((caslat & 0x7) << 4)
  1678. | ((bt & 0x1) << 3)
  1679. | ((bl & 0x7) << 0)
  1680. );
  1681. ddr->ddr_sdram_mode = (0
  1682. | ((esdmode & 0xFFFF) << 16)
  1683. | ((sdmode & 0xFFFF) << 0)
  1684. );
  1685. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1686. }
  1687. #endif
  1688. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1689. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1690. {
  1691. unsigned int init_value; /* Initialization value */
  1692. #ifdef CONFIG_MEM_INIT_VALUE
  1693. init_value = CONFIG_MEM_INIT_VALUE;
  1694. #else
  1695. init_value = 0xDEADBEEF;
  1696. #endif
  1697. ddr->ddr_data_init = init_value;
  1698. }
  1699. /*
  1700. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1701. * The old controller on the 8540/60 doesn't have this register.
  1702. * Hope it's OK to set it (to 0) anyway.
  1703. */
  1704. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1705. const memctl_options_t *popts)
  1706. {
  1707. unsigned int clk_adjust; /* Clock adjust */
  1708. unsigned int ss_en = 0; /* Source synchronous enable */
  1709. #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
  1710. /* Per FSL Application Note: AN2805 */
  1711. ss_en = 1;
  1712. #endif
  1713. if (fsl_ddr_get_version(0) >= 0x40701) {
  1714. /* clk_adjust in 5-bits on T-series and LS-series */
  1715. clk_adjust = (popts->clk_adjust & 0x1F) << 22;
  1716. } else {
  1717. /* clk_adjust in 4-bits on earlier MPC85xx and P-series */
  1718. clk_adjust = (popts->clk_adjust & 0xF) << 23;
  1719. }
  1720. ddr->ddr_sdram_clk_cntl = (0
  1721. | ((ss_en & 0x1) << 31)
  1722. | clk_adjust
  1723. );
  1724. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1725. }
  1726. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1727. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1728. {
  1729. unsigned int init_addr = 0; /* Initialization address */
  1730. ddr->ddr_init_addr = init_addr;
  1731. }
  1732. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1733. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1734. {
  1735. unsigned int uia = 0; /* Use initialization address */
  1736. unsigned int init_ext_addr = 0; /* Initialization address */
  1737. ddr->ddr_init_ext_addr = (0
  1738. | ((uia & 0x1) << 31)
  1739. | (init_ext_addr & 0xF)
  1740. );
  1741. }
  1742. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1743. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1744. const memctl_options_t *popts)
  1745. {
  1746. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1747. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1748. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1749. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1750. unsigned int trwt_mclk = 0; /* ext_rwt */
  1751. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1752. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1753. if (popts->burst_length == DDR_BL8) {
  1754. /* We set BL/2 for fixed BL8 */
  1755. rrt = 0; /* BL/2 clocks */
  1756. wwt = 0; /* BL/2 clocks */
  1757. } else {
  1758. /* We need to set BL/2 + 2 to BC4 and OTF */
  1759. rrt = 2; /* BL/2 + 2 clocks */
  1760. wwt = 2; /* BL/2 + 2 clocks */
  1761. }
  1762. #endif
  1763. #ifdef CONFIG_SYS_FSL_DDR4
  1764. dll_lock = 2; /* tDLLK = 1024 clocks */
  1765. #elif defined(CONFIG_SYS_FSL_DDR3)
  1766. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1767. #endif
  1768. if (popts->trwt_override)
  1769. trwt_mclk = popts->trwt;
  1770. ddr->timing_cfg_4 = (0
  1771. | ((rwt & 0xf) << 28)
  1772. | ((wrt & 0xf) << 24)
  1773. | ((rrt & 0xf) << 20)
  1774. | ((wwt & 0xf) << 16)
  1775. | ((trwt_mclk & 0xc) << 12)
  1776. | (dll_lock & 0x3)
  1777. );
  1778. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1779. }
  1780. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1781. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1782. {
  1783. unsigned int rodt_on = 0; /* Read to ODT on */
  1784. unsigned int rodt_off = 0; /* Read to ODT off */
  1785. unsigned int wodt_on = 0; /* Write to ODT on */
  1786. unsigned int wodt_off = 0; /* Write to ODT off */
  1787. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1788. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1789. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1790. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1791. if (cas_latency >= wr_lat)
  1792. rodt_on = cas_latency - wr_lat + 1;
  1793. rodt_off = 4; /* 4 clocks */
  1794. wodt_on = 1; /* 1 clocks */
  1795. wodt_off = 4; /* 4 clocks */
  1796. #endif
  1797. ddr->timing_cfg_5 = (0
  1798. | ((rodt_on & 0x1f) << 24)
  1799. | ((rodt_off & 0x7) << 20)
  1800. | ((wodt_on & 0x1f) << 12)
  1801. | ((wodt_off & 0x7) << 8)
  1802. );
  1803. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1804. }
  1805. #ifdef CONFIG_SYS_FSL_DDR4
  1806. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1807. {
  1808. unsigned int hs_caslat = 0;
  1809. unsigned int hs_wrlat = 0;
  1810. unsigned int hs_wrrec = 0;
  1811. unsigned int hs_clkadj = 0;
  1812. unsigned int hs_wrlvl_start = 0;
  1813. ddr->timing_cfg_6 = (0
  1814. | ((hs_caslat & 0x1f) << 24)
  1815. | ((hs_wrlat & 0x1f) << 19)
  1816. | ((hs_wrrec & 0x1f) << 12)
  1817. | ((hs_clkadj & 0x1f) << 6)
  1818. | ((hs_wrlvl_start & 0x1f) << 0)
  1819. );
  1820. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1821. }
  1822. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1823. fsl_ddr_cfg_regs_t *ddr,
  1824. const memctl_options_t *popts,
  1825. const common_timing_params_t *common_dimm)
  1826. {
  1827. unsigned int txpr, tcksre, tcksrx;
  1828. unsigned int cke_rst, cksre, cksrx, par_lat = 0, cs_to_cmd;
  1829. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  1830. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1831. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1832. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1833. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN &&
  1834. CONFIG_FSL_SDRAM_TYPE == SDRAM_TYPE_DDR4) {
  1835. /* for DDR4 only */
  1836. par_lat = (ddr->ddr_sdram_rcw_2 & 0xf) + 1;
  1837. debug("PAR_LAT = %u for mclk_ps = %d\n", par_lat, mclk_ps);
  1838. }
  1839. cs_to_cmd = 0;
  1840. if (txpr <= 200)
  1841. cke_rst = 0;
  1842. else if (txpr <= 256)
  1843. cke_rst = 1;
  1844. else if (txpr <= 512)
  1845. cke_rst = 2;
  1846. else
  1847. cke_rst = 3;
  1848. if (tcksre <= 19)
  1849. cksre = tcksre - 5;
  1850. else
  1851. cksre = 15;
  1852. if (tcksrx <= 19)
  1853. cksrx = tcksrx - 5;
  1854. else
  1855. cksrx = 15;
  1856. ddr->timing_cfg_7 = (0
  1857. | ((cke_rst & 0x3) << 28)
  1858. | ((cksre & 0xf) << 24)
  1859. | ((cksrx & 0xf) << 20)
  1860. | ((par_lat & 0xf) << 16)
  1861. | ((cs_to_cmd & 0xf) << 4)
  1862. );
  1863. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1864. }
  1865. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1866. fsl_ddr_cfg_regs_t *ddr,
  1867. const memctl_options_t *popts,
  1868. const common_timing_params_t *common_dimm,
  1869. unsigned int cas_latency)
  1870. {
  1871. int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1872. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1873. int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1874. int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1875. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1876. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1877. if (rwt_bg < tccdl)
  1878. rwt_bg = tccdl - rwt_bg;
  1879. else
  1880. rwt_bg = 0;
  1881. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1882. if (wrt_bg < tccdl)
  1883. wrt_bg = tccdl - wrt_bg;
  1884. else
  1885. wrt_bg = 0;
  1886. if (popts->burst_length == DDR_BL8) {
  1887. rrt_bg = tccdl - 4;
  1888. wwt_bg = tccdl - 4;
  1889. } else {
  1890. rrt_bg = tccdl - 2;
  1891. wwt_bg = tccdl - 2;
  1892. }
  1893. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1894. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1895. if (popts->otf_burst_chop_en)
  1896. wrtord_bg += 2;
  1897. pre_all_rec = 0;
  1898. ddr->timing_cfg_8 = (0
  1899. | ((rwt_bg & 0xf) << 28)
  1900. | ((wrt_bg & 0xf) << 24)
  1901. | ((rrt_bg & 0xf) << 20)
  1902. | ((wwt_bg & 0xf) << 16)
  1903. | ((acttoact_bg & 0xf) << 12)
  1904. | ((wrtord_bg & 0xf) << 8)
  1905. | ((pre_all_rec & 0x1f) << 0)
  1906. );
  1907. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1908. }
  1909. static void set_timing_cfg_9(const unsigned int ctrl_num,
  1910. fsl_ddr_cfg_regs_t *ddr,
  1911. const memctl_options_t *popts,
  1912. const common_timing_params_t *common_dimm)
  1913. {
  1914. unsigned int refrec_cid_mclk = 0;
  1915. unsigned int acttoact_cid_mclk = 0;
  1916. if (popts->package_3ds) {
  1917. refrec_cid_mclk =
  1918. picos_to_mclk(ctrl_num, common_dimm->trfc_slr_ps);
  1919. acttoact_cid_mclk = 4U; /* tRRDS_slr */
  1920. }
  1921. ddr->timing_cfg_9 = (refrec_cid_mclk & 0x3ff) << 16 |
  1922. (acttoact_cid_mclk & 0xf) << 8;
  1923. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1924. }
  1925. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1926. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1927. const dimm_params_t *dimm_params)
  1928. {
  1929. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1930. int i;
  1931. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1932. if (dimm_params[i].n_ranks)
  1933. break;
  1934. }
  1935. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1936. puts("DDR error: no DIMM found!\n");
  1937. return;
  1938. }
  1939. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1940. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1941. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1942. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1943. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1944. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1945. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1946. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1947. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1948. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1949. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1950. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1951. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1952. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1953. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1954. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1955. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1956. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1957. (acc_ecc_en ? 0 :
  1958. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1959. dimm_params[i].dq_mapping_ors;
  1960. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1961. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1962. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1963. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1964. }
  1965. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1966. const memctl_options_t *popts)
  1967. {
  1968. int rd_pre;
  1969. rd_pre = popts->quad_rank_present ? 1 : 0;
  1970. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1971. /* Disable MRS on parity error for RDIMMs */
  1972. ddr->ddr_sdram_cfg_3 |= popts->registered_dimm_en ? 1 : 0;
  1973. if (popts->package_3ds) { /* only 2,4,8 are supported */
  1974. if ((popts->package_3ds + 1) & 0x1) {
  1975. printf("Error: Unsupported 3DS DIMM with %d die\n",
  1976. popts->package_3ds + 1);
  1977. } else {
  1978. ddr->ddr_sdram_cfg_3 |= ((popts->package_3ds + 1) >> 1)
  1979. << 4;
  1980. }
  1981. }
  1982. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1983. }
  1984. #endif /* CONFIG_SYS_FSL_DDR4 */
  1985. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1986. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1987. {
  1988. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1989. /* Normal Operation Full Calibration Time (tZQoper) */
  1990. unsigned int zqoper = 0;
  1991. /* Normal Operation Short Calibration Time (tZQCS) */
  1992. unsigned int zqcs = 0;
  1993. #ifdef CONFIG_SYS_FSL_DDR4
  1994. unsigned int zqcs_init;
  1995. #endif
  1996. if (zq_en) {
  1997. #ifdef CONFIG_SYS_FSL_DDR4
  1998. zqinit = 10; /* 1024 clocks */
  1999. zqoper = 9; /* 512 clocks */
  2000. zqcs = 7; /* 128 clocks */
  2001. zqcs_init = 5; /* 1024 refresh sequences */
  2002. #else
  2003. zqinit = 9; /* 512 clocks */
  2004. zqoper = 8; /* 256 clocks */
  2005. zqcs = 6; /* 64 clocks */
  2006. #endif
  2007. }
  2008. ddr->ddr_zq_cntl = (0
  2009. | ((zq_en & 0x1) << 31)
  2010. | ((zqinit & 0xF) << 24)
  2011. | ((zqoper & 0xF) << 16)
  2012. | ((zqcs & 0xF) << 8)
  2013. #ifdef CONFIG_SYS_FSL_DDR4
  2014. | ((zqcs_init & 0xF) << 0)
  2015. #endif
  2016. );
  2017. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  2018. }
  2019. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  2020. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  2021. const memctl_options_t *popts)
  2022. {
  2023. /*
  2024. * First DQS pulse rising edge after margining mode
  2025. * is programmed (tWL_MRD)
  2026. */
  2027. unsigned int wrlvl_mrd = 0;
  2028. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  2029. unsigned int wrlvl_odten = 0;
  2030. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  2031. unsigned int wrlvl_dqsen = 0;
  2032. /* WRLVL_SMPL: Write leveling sample time */
  2033. unsigned int wrlvl_smpl = 0;
  2034. /* WRLVL_WLR: Write leveling repeition time */
  2035. unsigned int wrlvl_wlr = 0;
  2036. /* WRLVL_START: Write leveling start time */
  2037. unsigned int wrlvl_start = 0;
  2038. /* suggest enable write leveling for DDR3 due to fly-by topology */
  2039. if (wrlvl_en) {
  2040. /* tWL_MRD min = 40 nCK, we set it 64 */
  2041. wrlvl_mrd = 0x6;
  2042. /* tWL_ODTEN 128 */
  2043. wrlvl_odten = 0x7;
  2044. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  2045. wrlvl_dqsen = 0x5;
  2046. /*
  2047. * Write leveling sample time at least need 6 clocks
  2048. * higher than tWLO to allow enough time for progagation
  2049. * delay and sampling the prime data bits.
  2050. */
  2051. wrlvl_smpl = 0xf;
  2052. /*
  2053. * Write leveling repetition time
  2054. * at least tWLO + 6 clocks clocks
  2055. * we set it 64
  2056. */
  2057. wrlvl_wlr = 0x6;
  2058. /*
  2059. * Write leveling start time
  2060. * The value use for the DQS_ADJUST for the first sample
  2061. * when write leveling is enabled. It probably needs to be
  2062. * overridden per platform.
  2063. */
  2064. wrlvl_start = 0x8;
  2065. /*
  2066. * Override the write leveling sample and start time
  2067. * according to specific board
  2068. */
  2069. if (popts->wrlvl_override) {
  2070. wrlvl_smpl = popts->wrlvl_sample;
  2071. wrlvl_start = popts->wrlvl_start;
  2072. }
  2073. }
  2074. ddr->ddr_wrlvl_cntl = (0
  2075. | ((wrlvl_en & 0x1) << 31)
  2076. | ((wrlvl_mrd & 0x7) << 24)
  2077. | ((wrlvl_odten & 0x7) << 20)
  2078. | ((wrlvl_dqsen & 0x7) << 16)
  2079. | ((wrlvl_smpl & 0xf) << 12)
  2080. | ((wrlvl_wlr & 0x7) << 8)
  2081. | ((wrlvl_start & 0x1F) << 0)
  2082. );
  2083. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  2084. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  2085. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  2086. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  2087. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  2088. }
  2089. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  2090. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  2091. {
  2092. /* Self Refresh Idle Threshold */
  2093. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  2094. }
  2095. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2096. {
  2097. if (popts->addr_hash) {
  2098. ddr->ddr_eor = 0x40000000; /* address hash enable */
  2099. puts("Address hashing enabled.\n");
  2100. }
  2101. }
  2102. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2103. {
  2104. ddr->ddr_cdr1 = popts->ddr_cdr1;
  2105. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  2106. }
  2107. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2108. {
  2109. ddr->ddr_cdr2 = popts->ddr_cdr2;
  2110. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  2111. }
  2112. unsigned int
  2113. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  2114. {
  2115. unsigned int res = 0;
  2116. /*
  2117. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  2118. * not set at the same time.
  2119. */
  2120. if (ddr->ddr_sdram_cfg & 0x10000000
  2121. && ddr->ddr_sdram_cfg & 0x00008000) {
  2122. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  2123. " should not be set at the same time.\n");
  2124. res++;
  2125. }
  2126. return res;
  2127. }
  2128. unsigned int
  2129. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2130. const memctl_options_t *popts,
  2131. fsl_ddr_cfg_regs_t *ddr,
  2132. const common_timing_params_t *common_dimm,
  2133. const dimm_params_t *dimm_params,
  2134. unsigned int dbw_cap_adj,
  2135. unsigned int size_only)
  2136. {
  2137. unsigned int i;
  2138. unsigned int cas_latency;
  2139. unsigned int additive_latency;
  2140. unsigned int sr_it;
  2141. unsigned int zq_en;
  2142. unsigned int wrlvl_en;
  2143. unsigned int ip_rev = 0;
  2144. unsigned int unq_mrs_en = 0;
  2145. int cs_en = 1;
  2146. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2147. unsigned int ddr_freq;
  2148. #endif
  2149. #if (defined(CONFIG_SYS_FSL_ERRATUM_A008378) && \
  2150. defined(CONFIG_SYS_FSL_DDRC_GEN4)) || \
  2151. defined(CONFIG_SYS_FSL_ERRATUM_A009942)
  2152. struct ccsr_ddr __iomem *ddrc;
  2153. switch (ctrl_num) {
  2154. case 0:
  2155. ddrc = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  2156. break;
  2157. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  2158. case 1:
  2159. ddrc = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  2160. break;
  2161. #endif
  2162. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  2163. case 2:
  2164. ddrc = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  2165. break;
  2166. #endif
  2167. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  2168. case 3:
  2169. ddrc = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  2170. break;
  2171. #endif
  2172. default:
  2173. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  2174. return 1;
  2175. }
  2176. #endif
  2177. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2178. if (common_dimm == NULL) {
  2179. printf("Error: subset DIMM params struct null pointer\n");
  2180. return 1;
  2181. }
  2182. /*
  2183. * Process overrides first.
  2184. *
  2185. * FIXME: somehow add dereated caslat to this
  2186. */
  2187. cas_latency = (popts->cas_latency_override)
  2188. ? popts->cas_latency_override_value
  2189. : common_dimm->lowest_common_spd_caslat;
  2190. additive_latency = (popts->additive_latency_override)
  2191. ? popts->additive_latency_override_value
  2192. : common_dimm->additive_latency;
  2193. sr_it = (popts->auto_self_refresh_en)
  2194. ? popts->sr_it
  2195. : 0;
  2196. /* ZQ calibration */
  2197. zq_en = (popts->zq_en) ? 1 : 0;
  2198. /* write leveling */
  2199. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2200. /* Chip Select Memory Bounds (CSn_BNDS) */
  2201. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2202. unsigned long long ea, sa;
  2203. unsigned int cs_per_dimm
  2204. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2205. unsigned int dimm_number
  2206. = i / cs_per_dimm;
  2207. unsigned long long rank_density
  2208. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2209. if (dimm_params[dimm_number].n_ranks == 0) {
  2210. debug("Skipping setup of CS%u "
  2211. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2212. continue;
  2213. }
  2214. if (popts->memctl_interleaving) {
  2215. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2216. case FSL_DDR_CS0_CS1_CS2_CS3:
  2217. break;
  2218. case FSL_DDR_CS0_CS1:
  2219. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2220. if (i > 1)
  2221. cs_en = 0;
  2222. break;
  2223. case FSL_DDR_CS2_CS3:
  2224. default:
  2225. if (i > 0)
  2226. cs_en = 0;
  2227. break;
  2228. }
  2229. sa = common_dimm->base_address;
  2230. ea = sa + common_dimm->total_mem - 1;
  2231. } else if (!popts->memctl_interleaving) {
  2232. /*
  2233. * If memory interleaving between controllers is NOT
  2234. * enabled, the starting address for each memory
  2235. * controller is distinct. However, because rank
  2236. * interleaving is enabled, the starting and ending
  2237. * addresses of the total memory on that memory
  2238. * controller needs to be programmed into its
  2239. * respective CS0_BNDS.
  2240. */
  2241. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2242. case FSL_DDR_CS0_CS1_CS2_CS3:
  2243. sa = common_dimm->base_address;
  2244. ea = sa + common_dimm->total_mem - 1;
  2245. break;
  2246. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2247. if ((i >= 2) && (dimm_number == 0)) {
  2248. sa = dimm_params[dimm_number].base_address +
  2249. 2 * rank_density;
  2250. ea = sa + 2 * rank_density - 1;
  2251. } else {
  2252. sa = dimm_params[dimm_number].base_address;
  2253. ea = sa + 2 * rank_density - 1;
  2254. }
  2255. break;
  2256. case FSL_DDR_CS0_CS1:
  2257. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2258. sa = dimm_params[dimm_number].base_address;
  2259. ea = sa + rank_density - 1;
  2260. if (i != 1)
  2261. sa += (i % cs_per_dimm) * rank_density;
  2262. ea += (i % cs_per_dimm) * rank_density;
  2263. } else {
  2264. sa = 0;
  2265. ea = 0;
  2266. }
  2267. if (i == 0)
  2268. ea += rank_density;
  2269. break;
  2270. case FSL_DDR_CS2_CS3:
  2271. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2272. sa = dimm_params[dimm_number].base_address;
  2273. ea = sa + rank_density - 1;
  2274. if (i != 3)
  2275. sa += (i % cs_per_dimm) * rank_density;
  2276. ea += (i % cs_per_dimm) * rank_density;
  2277. } else {
  2278. sa = 0;
  2279. ea = 0;
  2280. }
  2281. if (i == 2)
  2282. ea += (rank_density >> dbw_cap_adj);
  2283. break;
  2284. default: /* No bank(chip-select) interleaving */
  2285. sa = dimm_params[dimm_number].base_address;
  2286. ea = sa + rank_density - 1;
  2287. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2288. sa += (i % cs_per_dimm) * rank_density;
  2289. ea += (i % cs_per_dimm) * rank_density;
  2290. } else {
  2291. sa = 0;
  2292. ea = 0;
  2293. }
  2294. break;
  2295. }
  2296. }
  2297. sa >>= 24;
  2298. ea >>= 24;
  2299. if (cs_en) {
  2300. ddr->cs[i].bnds = (0
  2301. | ((sa & 0xffff) << 16) /* starting address */
  2302. | ((ea & 0xffff) << 0) /* ending address */
  2303. );
  2304. } else {
  2305. /* setting bnds to 0xffffffff for inactive CS */
  2306. ddr->cs[i].bnds = 0xffffffff;
  2307. }
  2308. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2309. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2310. set_csn_config_2(i, ddr);
  2311. }
  2312. /*
  2313. * In the case we only need to compute the ddr sdram size, we only need
  2314. * to set csn registers, so return from here.
  2315. */
  2316. if (size_only)
  2317. return 0;
  2318. set_ddr_eor(ddr, popts);
  2319. #if !defined(CONFIG_SYS_FSL_DDR1)
  2320. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2321. #endif
  2322. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2323. additive_latency);
  2324. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2325. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2326. cas_latency, additive_latency);
  2327. set_ddr_cdr1(ddr, popts);
  2328. set_ddr_cdr2(ddr, popts);
  2329. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2330. ip_rev = fsl_ddr_get_version(ctrl_num);
  2331. if (ip_rev > 0x40400)
  2332. unq_mrs_en = 1;
  2333. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2334. ddr->debug[18] = popts->cswl_override;
  2335. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2336. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2337. cas_latency, additive_latency, unq_mrs_en);
  2338. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2339. #ifdef CONFIG_SYS_FSL_DDR4
  2340. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2341. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2342. #endif
  2343. set_ddr_sdram_rcw(ctrl_num, ddr, popts, common_dimm);
  2344. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2345. set_ddr_data_init(ddr);
  2346. set_ddr_sdram_clk_cntl(ddr, popts);
  2347. set_ddr_init_addr(ddr);
  2348. set_ddr_init_ext_addr(ddr);
  2349. set_timing_cfg_4(ddr, popts);
  2350. set_timing_cfg_5(ddr, cas_latency);
  2351. #ifdef CONFIG_SYS_FSL_DDR4
  2352. set_ddr_sdram_cfg_3(ddr, popts);
  2353. set_timing_cfg_6(ddr);
  2354. set_timing_cfg_7(ctrl_num, ddr, popts, common_dimm);
  2355. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2356. set_timing_cfg_9(ctrl_num, ddr, popts, common_dimm);
  2357. set_ddr_dq_mapping(ddr, dimm_params);
  2358. #endif
  2359. set_ddr_zq_cntl(ddr, zq_en);
  2360. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2361. set_ddr_sr_cntr(ddr, sr_it);
  2362. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2363. /* disble DDR training for emulator */
  2364. ddr->debug[2] = 0x00000400;
  2365. ddr->debug[4] = 0xff800800;
  2366. ddr->debug[5] = 0x08000800;
  2367. ddr->debug[6] = 0x08000800;
  2368. ddr->debug[7] = 0x08000800;
  2369. ddr->debug[8] = 0x08000800;
  2370. #endif
  2371. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2372. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2373. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2374. #endif
  2375. #if defined(CONFIG_SYS_FSL_ERRATUM_A008378) && defined(CONFIG_SYS_FSL_DDRC_GEN4)
  2376. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  2377. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  2378. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  2379. if (has_erratum_a008378()) {
  2380. if (IS_ACC_ECC_EN(ddr->ddr_sdram_cfg) ||
  2381. IS_DBI(ddr->ddr_sdram_cfg_3)) {
  2382. ddr->debug[28] = ddr_in32(&ddrc->debug[28]);
  2383. ddr->debug[28] |= (0x9 << 20);
  2384. }
  2385. }
  2386. #endif
  2387. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2388. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  2389. ddr->debug[28] |= ddr_in32(&ddrc->debug[28]);
  2390. ddr->debug[28] &= 0xff0fff00;
  2391. if (ddr_freq <= 1333)
  2392. ddr->debug[28] |= 0x0080006a;
  2393. else if (ddr_freq <= 1600)
  2394. ddr->debug[28] |= 0x0070006f;
  2395. else if (ddr_freq <= 1867)
  2396. ddr->debug[28] |= 0x00700076;
  2397. else if (ddr_freq <= 2133)
  2398. ddr->debug[28] |= 0x0060007b;
  2399. if (popts->cpo_sample)
  2400. ddr->debug[28] = (ddr->debug[28] & 0xffffff00) |
  2401. popts->cpo_sample;
  2402. #endif
  2403. return check_fsl_memctl_config_regs(ddr);
  2404. }
  2405. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2406. /*
  2407. * This additional workaround of A009942 checks the condition to determine if
  2408. * the CPO value set by the existing A009942 workaround needs to be updated.
  2409. * If need, print a warning to prompt user reconfigure DDR debug_29[24:31] with
  2410. * expected optimal value, the optimal value is highly board dependent.
  2411. */
  2412. void erratum_a009942_check_cpo(void)
  2413. {
  2414. struct ccsr_ddr __iomem *ddr =
  2415. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  2416. u32 cpo, cpo_e, cpo_o, cpo_target, cpo_optimal;
  2417. u32 cpo_min = ddr_in32(&ddr->debug[9]) >> 24;
  2418. u32 cpo_max = cpo_min;
  2419. u32 sdram_cfg, i, tmp, lanes, ddr_type;
  2420. bool update_cpo = false, has_ecc = false;
  2421. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  2422. if (sdram_cfg & SDRAM_CFG_32_BE)
  2423. lanes = 4;
  2424. else if (sdram_cfg & SDRAM_CFG_16_BE)
  2425. lanes = 2;
  2426. else
  2427. lanes = 8;
  2428. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  2429. has_ecc = true;
  2430. /* determine the maximum and minimum CPO values */
  2431. for (i = 9; i < 9 + lanes / 2; i++) {
  2432. cpo = ddr_in32(&ddr->debug[i]);
  2433. cpo_e = cpo >> 24;
  2434. cpo_o = (cpo >> 8) & 0xff;
  2435. tmp = min(cpo_e, cpo_o);
  2436. if (tmp < cpo_min)
  2437. cpo_min = tmp;
  2438. tmp = max(cpo_e, cpo_o);
  2439. if (tmp > cpo_max)
  2440. cpo_max = tmp;
  2441. }
  2442. if (has_ecc) {
  2443. cpo = ddr_in32(&ddr->debug[13]);
  2444. cpo = cpo >> 24;
  2445. if (cpo < cpo_min)
  2446. cpo_min = cpo;
  2447. if (cpo > cpo_max)
  2448. cpo_max = cpo;
  2449. }
  2450. cpo_target = ddr_in32(&ddr->debug[28]) & 0xff;
  2451. cpo_optimal = ((cpo_max + cpo_min) >> 1) + 0x27;
  2452. debug("cpo_optimal = 0x%x, cpo_target = 0x%x\n", cpo_optimal,
  2453. cpo_target);
  2454. debug("cpo_max = 0x%x, cpo_min = 0x%x\n", cpo_max, cpo_min);
  2455. ddr_type = (sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  2456. SDRAM_CFG_SDRAM_TYPE_SHIFT;
  2457. if (ddr_type == SDRAM_TYPE_DDR4)
  2458. update_cpo = (cpo_min + 0x3b) < cpo_target ? true : false;
  2459. else if (ddr_type == SDRAM_TYPE_DDR3)
  2460. update_cpo = (cpo_min + 0x3f) < cpo_target ? true : false;
  2461. if (update_cpo) {
  2462. printf("WARN: pls set popts->cpo_sample = 0x%x ", cpo_optimal);
  2463. printf("in <board>/ddr.c to optimize cpo\n");
  2464. }
  2465. }
  2466. #endif