udoo.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  4. *
  5. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  6. */
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/arch/iomux.h>
  10. #include <malloc.h>
  11. #include <asm/arch/mx6-pins.h>
  12. #include <linux/errno.h>
  13. #include <asm/gpio.h>
  14. #include <asm/mach-imx/iomux-v3.h>
  15. #include <asm/mach-imx/sata.h>
  16. #include <mmc.h>
  17. #include <fsl_esdhc.h>
  18. #include <asm/arch/crm_regs.h>
  19. #include <asm/io.h>
  20. #include <asm/arch/sys_proto.h>
  21. #include <micrel.h>
  22. #include <miiphy.h>
  23. #include <netdev.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  26. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  27. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  28. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  29. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  30. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  31. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  32. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  33. #define WDT_EN IMX_GPIO_NR(5, 4)
  34. #define WDT_TRG IMX_GPIO_NR(3, 19)
  35. int dram_init(void)
  36. {
  37. gd->ram_size = imx_ddr_size();
  38. return 0;
  39. }
  40. static iomux_v3_cfg_t const uart2_pads[] = {
  41. IOMUX_PADS(PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  42. IOMUX_PADS(PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  43. };
  44. static iomux_v3_cfg_t const usdhc3_pads[] = {
  45. IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  46. IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  47. IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  48. IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  49. IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  50. IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  51. };
  52. static iomux_v3_cfg_t const wdog_pads[] = {
  53. IOMUX_PADS(PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  54. IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19),
  55. };
  56. int mx6_rgmii_rework(struct phy_device *phydev)
  57. {
  58. /*
  59. * Bug: Apparently uDoo does not works with Gigabit switches...
  60. * Limiting speed to 10/100Mbps, and setting master mode, seems to
  61. * be the only way to have a successfull PHY auto negotiation.
  62. * How to fix: Understand why Linux kernel do not have this issue.
  63. */
  64. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0x1c00);
  65. /* control data pad skew - devaddr = 0x02, register = 0x04 */
  66. ksz9031_phy_extended_write(phydev, 0x02,
  67. MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
  68. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  69. /* rx data pad skew - devaddr = 0x02, register = 0x05 */
  70. ksz9031_phy_extended_write(phydev, 0x02,
  71. MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
  72. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  73. /* tx data pad skew - devaddr = 0x02, register = 0x05 */
  74. ksz9031_phy_extended_write(phydev, 0x02,
  75. MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
  76. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
  77. /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
  78. ksz9031_phy_extended_write(phydev, 0x02,
  79. MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
  80. MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
  81. return 0;
  82. }
  83. static iomux_v3_cfg_t const enet_pads1[] = {
  84. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  85. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  86. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  87. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  88. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  89. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  90. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  91. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  92. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  93. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  94. /* RGMII reset */
  95. IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  96. /* Ethernet power supply */
  97. IOMUX_PADS(PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  98. /* pin 32 - 1 - (MODE0) all */
  99. IOMUX_PADS(PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  100. /* pin 31 - 1 - (MODE1) all */
  101. IOMUX_PADS(PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  102. /* pin 28 - 1 - (MODE2) all */
  103. IOMUX_PADS(PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  104. /* pin 27 - 1 - (MODE3) all */
  105. IOMUX_PADS(PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  106. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  107. IOMUX_PADS(PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  108. };
  109. static iomux_v3_cfg_t const enet_pads2[] = {
  110. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  111. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  112. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  113. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  114. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  115. };
  116. static void setup_iomux_enet(void)
  117. {
  118. SETUP_IOMUX_PADS(enet_pads1);
  119. udelay(20);
  120. gpio_direction_output(IMX_GPIO_NR(2, 31), 1); /* Power supply on */
  121. gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* assert PHY rst */
  122. gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
  123. gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
  124. gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
  125. gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
  126. gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
  127. udelay(1000);
  128. gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* deassert PHY rst */
  129. /* Need 100ms delay to exit from reset. */
  130. udelay(1000 * 100);
  131. gpio_free(IMX_GPIO_NR(6, 24));
  132. gpio_free(IMX_GPIO_NR(6, 25));
  133. gpio_free(IMX_GPIO_NR(6, 27));
  134. gpio_free(IMX_GPIO_NR(6, 28));
  135. gpio_free(IMX_GPIO_NR(6, 29));
  136. SETUP_IOMUX_PADS(enet_pads2);
  137. }
  138. static void setup_iomux_uart(void)
  139. {
  140. SETUP_IOMUX_PADS(uart2_pads);
  141. }
  142. static void setup_iomux_wdog(void)
  143. {
  144. SETUP_IOMUX_PADS(wdog_pads);
  145. gpio_direction_output(WDT_TRG, 0);
  146. gpio_direction_output(WDT_EN, 1);
  147. gpio_direction_input(WDT_TRG);
  148. }
  149. static struct fsl_esdhc_cfg usdhc_cfg = { USDHC3_BASE_ADDR };
  150. int board_mmc_getcd(struct mmc *mmc)
  151. {
  152. return 1; /* Always present */
  153. }
  154. int board_eth_init(bd_t *bis)
  155. {
  156. uint32_t base = IMX_FEC_BASE;
  157. struct mii_dev *bus = NULL;
  158. struct phy_device *phydev = NULL;
  159. int ret;
  160. setup_iomux_enet();
  161. #ifdef CONFIG_FEC_MXC
  162. bus = fec_get_miibus(base, -1);
  163. if (!bus)
  164. return -EINVAL;
  165. /* scan phy 4,5,6,7 */
  166. phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
  167. if (!phydev) {
  168. ret = -EINVAL;
  169. goto free_bus;
  170. }
  171. printf("using phy at %d\n", phydev->addr);
  172. ret = fec_probe(bis, -1, base, bus, phydev);
  173. if (ret)
  174. goto free_phydev;
  175. #endif
  176. return 0;
  177. free_phydev:
  178. free(phydev);
  179. free_bus:
  180. free(bus);
  181. return ret;
  182. }
  183. int board_mmc_init(bd_t *bis)
  184. {
  185. SETUP_IOMUX_PADS(usdhc3_pads);
  186. usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  187. usdhc_cfg.max_bus_width = 4;
  188. return fsl_esdhc_initialize(bis, &usdhc_cfg);
  189. }
  190. int board_early_init_f(void)
  191. {
  192. setup_iomux_wdog();
  193. setup_iomux_uart();
  194. return 0;
  195. }
  196. int board_phy_config(struct phy_device *phydev)
  197. {
  198. mx6_rgmii_rework(phydev);
  199. if (phydev->drv->config)
  200. phydev->drv->config(phydev);
  201. return 0;
  202. }
  203. int board_init(void)
  204. {
  205. /* address of boot parameters */
  206. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  207. #ifdef CONFIG_SATA
  208. setup_sata();
  209. #endif
  210. return 0;
  211. }
  212. int board_late_init(void)
  213. {
  214. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  215. if (is_cpu_type(MXC_CPU_MX6Q))
  216. env_set("board_rev", "MX6Q");
  217. else
  218. env_set("board_rev", "MX6DL");
  219. #endif
  220. return 0;
  221. }
  222. int checkboard(void)
  223. {
  224. if (is_cpu_type(MXC_CPU_MX6Q))
  225. puts("Board: Udoo Quad\n");
  226. else
  227. puts("Board: Udoo DualLite\n");
  228. return 0;
  229. }