sdram.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  4. * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
  5. *
  6. * This files is mostly identical to the original from
  7. * board/freescale/mpc8308rdb/sdram.c
  8. */
  9. #include <common.h>
  10. #include <mpc83xx.h>
  11. #include <asm/bitops.h>
  12. #include <asm/io.h>
  13. #include <asm/processor.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /* Fixed sdram init -- doesn't use serial presence detect.
  16. *
  17. * This is useful for faster booting in configs where the RAM is unlikely
  18. * to be changed, or for things like NAND booting where space is tight.
  19. */
  20. static long fixed_sdram(void)
  21. {
  22. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  23. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  24. u32 msize_log2 = __ilog2(msize);
  25. out_be32(&im->sysconf.ddrlaw[0].bar,
  26. CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000);
  27. out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
  28. out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
  29. out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
  30. out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
  31. /* Currently we use only one CS, so disable the other bank. */
  32. out_be32(&im->ddr.cs_config[1], 0);
  33. out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
  34. out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  35. out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  36. out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  37. out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  38. out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
  39. out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
  40. out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
  41. out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
  42. out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
  43. sync();
  44. /* enable DDR controller */
  45. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  46. sync();
  47. return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, msize);
  48. }
  49. int dram_init(void)
  50. {
  51. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  52. u32 msize;
  53. if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
  54. return -1;
  55. /* DDR SDRAM */
  56. msize = fixed_sdram();
  57. /* set total bus SDRAM size(bytes) -- DDR */
  58. gd->ram_size = msize;
  59. return 0;
  60. }