osd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010
  4. * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <malloc.h>
  9. #include "ch7301.h"
  10. #include "dp501.h"
  11. #include <gdsys_fpga.h>
  12. #define ICS8N3QV01_I2C_ADDR 0x6E
  13. #define ICS8N3QV01_FREF 114285000
  14. #define ICS8N3QV01_FREF_LL 114285000LL
  15. #define ICS8N3QV01_F_DEFAULT_0 156250000LL
  16. #define ICS8N3QV01_F_DEFAULT_1 125000000LL
  17. #define ICS8N3QV01_F_DEFAULT_2 100000000LL
  18. #define ICS8N3QV01_F_DEFAULT_3 25175000LL
  19. #define SIL1178_MASTER_I2C_ADDRESS 0x38
  20. #define SIL1178_SLAVE_I2C_ADDRESS 0x39
  21. #define PIXCLK_640_480_60 25180000
  22. #define MAX_X_CHARS 53
  23. #define MAX_Y_CHARS 26
  24. #ifdef CONFIG_SYS_OSD_DH
  25. #define MAX_OSD_SCREEN 8
  26. #define OSD_DH_BASE 4
  27. #else
  28. #define MAX_OSD_SCREEN 4
  29. #endif
  30. #ifdef CONFIG_SYS_OSD_DH
  31. #define OSD_SET_REG(screen, fld, val) \
  32. do { \
  33. if (screen >= OSD_DH_BASE) \
  34. FPGA_SET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
  35. else \
  36. FPGA_SET_REG(screen, osd0.fld, val); \
  37. } while (0)
  38. #else
  39. #define OSD_SET_REG(screen, fld, val) \
  40. FPGA_SET_REG(screen, osd0.fld, val)
  41. #endif
  42. #ifdef CONFIG_SYS_OSD_DH
  43. #define OSD_GET_REG(screen, fld, val) \
  44. do { \
  45. if (screen >= OSD_DH_BASE) \
  46. FPGA_GET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
  47. else \
  48. FPGA_GET_REG(screen, osd0.fld, val); \
  49. } while (0)
  50. #else
  51. #define OSD_GET_REG(screen, fld, val) \
  52. FPGA_GET_REG(screen, osd0.fld, val)
  53. #endif
  54. unsigned int base_width;
  55. unsigned int base_height;
  56. size_t bufsize;
  57. u16 *buf;
  58. unsigned int osd_screen_mask = 0;
  59. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  60. int ics8n3qv01_i2c[] = CONFIG_SYS_ICS8N3QV01_I2C;
  61. #endif
  62. #ifdef CONFIG_SYS_SIL1178_I2C
  63. int sil1178_i2c[] = CONFIG_SYS_SIL1178_I2C;
  64. #endif
  65. #ifdef CONFIG_SYS_MPC92469AC
  66. static void mpc92469ac_calc_parameters(unsigned int fout,
  67. unsigned int *post_div, unsigned int *feedback_div)
  68. {
  69. unsigned int n = *post_div;
  70. unsigned int m = *feedback_div;
  71. unsigned int a;
  72. unsigned int b = 14745600 / 16;
  73. if (fout < 50169600)
  74. n = 8;
  75. else if (fout < 100339199)
  76. n = 4;
  77. else if (fout < 200678399)
  78. n = 2;
  79. else
  80. n = 1;
  81. a = fout * n + (b / 2); /* add b/2 for proper rounding */
  82. m = a / b;
  83. *post_div = n;
  84. *feedback_div = m;
  85. }
  86. static void mpc92469ac_set(unsigned screen, unsigned int fout)
  87. {
  88. unsigned int n;
  89. unsigned int m;
  90. unsigned int bitval = 0;
  91. mpc92469ac_calc_parameters(fout, &n, &m);
  92. switch (n) {
  93. case 1:
  94. bitval = 0x00;
  95. break;
  96. case 2:
  97. bitval = 0x01;
  98. break;
  99. case 4:
  100. bitval = 0x02;
  101. break;
  102. case 8:
  103. bitval = 0x03;
  104. break;
  105. }
  106. FPGA_SET_REG(screen, mpc3w_control, (bitval << 9) | m);
  107. }
  108. #endif
  109. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  110. static unsigned int ics8n3qv01_get_fout_calc(unsigned index)
  111. {
  112. unsigned long long n;
  113. unsigned long long mint;
  114. unsigned long long mfrac;
  115. u8 reg_a, reg_b, reg_c, reg_d, reg_f;
  116. unsigned long long fout_calc;
  117. if (index > 3)
  118. return 0;
  119. reg_a = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0 + index);
  120. reg_b = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 4 + index);
  121. reg_c = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 8 + index);
  122. reg_d = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 12 + index);
  123. reg_f = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20 + index);
  124. mint = ((reg_a >> 1) & 0x1f) | (reg_f & 0x20);
  125. mfrac = ((reg_a & 0x01) << 17) | (reg_b << 9) | (reg_c << 1)
  126. | (reg_d >> 7);
  127. n = reg_d & 0x7f;
  128. fout_calc = (mint * ICS8N3QV01_FREF_LL
  129. + mfrac * ICS8N3QV01_FREF_LL / 262144LL
  130. + ICS8N3QV01_FREF_LL / 524288LL
  131. + n / 2)
  132. / n
  133. * 1000000
  134. / (1000000 - 100);
  135. return fout_calc;
  136. }
  137. static void ics8n3qv01_calc_parameters(unsigned int fout,
  138. unsigned int *_mint, unsigned int *_mfrac,
  139. unsigned int *_n)
  140. {
  141. unsigned int n;
  142. unsigned int foutiic;
  143. unsigned int fvcoiic;
  144. unsigned int mint;
  145. unsigned long long mfrac;
  146. n = (2215000000U + fout / 2) / fout;
  147. if ((n & 1) && (n > 5))
  148. n -= 1;
  149. foutiic = fout - (fout / 10000);
  150. fvcoiic = foutiic * n;
  151. mint = fvcoiic / 114285000;
  152. if ((mint < 17) || (mint > 63))
  153. printf("ics8n3qv01_calc_parameters: cannot determine mint\n");
  154. mfrac = ((unsigned long long)fvcoiic % 114285000LL) * 262144LL
  155. / 114285000LL;
  156. *_mint = mint;
  157. *_mfrac = mfrac;
  158. *_n = n;
  159. }
  160. static void ics8n3qv01_set(unsigned int fout)
  161. {
  162. unsigned int n;
  163. unsigned int mint;
  164. unsigned int mfrac;
  165. unsigned int fout_calc;
  166. unsigned long long fout_prog;
  167. long long off_ppm;
  168. u8 reg0, reg4, reg8, reg12, reg18, reg20;
  169. fout_calc = ics8n3qv01_get_fout_calc(1);
  170. off_ppm = (fout_calc - ICS8N3QV01_F_DEFAULT_1) * 1000000
  171. / ICS8N3QV01_F_DEFAULT_1;
  172. printf(" PLL is off by %lld ppm\n", off_ppm);
  173. fout_prog = (unsigned long long)fout * (unsigned long long)fout_calc
  174. / ICS8N3QV01_F_DEFAULT_1;
  175. ics8n3qv01_calc_parameters(fout_prog, &mint, &mfrac, &n);
  176. reg0 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0) & 0xc0;
  177. reg0 |= (mint & 0x1f) << 1;
  178. reg0 |= (mfrac >> 17) & 0x01;
  179. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 0, reg0);
  180. reg4 = mfrac >> 9;
  181. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 4, reg4);
  182. reg8 = mfrac >> 1;
  183. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 8, reg8);
  184. reg12 = mfrac << 7;
  185. reg12 |= n & 0x7f;
  186. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 12, reg12);
  187. reg18 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 18) & 0x03;
  188. reg18 |= 0x20;
  189. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 18, reg18);
  190. reg20 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20) & 0x1f;
  191. reg20 |= mint & (1 << 5);
  192. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 20, reg20);
  193. }
  194. #endif
  195. static int osd_write_videomem(unsigned screen, unsigned offset,
  196. u16 *data, size_t charcount)
  197. {
  198. unsigned int k;
  199. for (k = 0; k < charcount; ++k) {
  200. if (offset + k >= bufsize)
  201. return -1;
  202. #ifdef CONFIG_SYS_OSD_DH
  203. if (screen >= OSD_DH_BASE)
  204. FPGA_SET_REG(screen - OSD_DH_BASE,
  205. videomem1[offset + k], data[k]);
  206. else
  207. FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
  208. #else
  209. FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
  210. #endif
  211. }
  212. return charcount;
  213. }
  214. static int osd_print(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  215. {
  216. unsigned screen;
  217. if (argc < 5) {
  218. cmd_usage(cmdtp);
  219. return 1;
  220. }
  221. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  222. unsigned x;
  223. unsigned y;
  224. unsigned charcount;
  225. unsigned len;
  226. u8 color;
  227. unsigned int k;
  228. char *text;
  229. int res;
  230. if (!(osd_screen_mask & (1 << screen)))
  231. continue;
  232. x = simple_strtoul(argv[1], NULL, 16);
  233. y = simple_strtoul(argv[2], NULL, 16);
  234. color = simple_strtoul(argv[3], NULL, 16);
  235. text = argv[4];
  236. charcount = strlen(text);
  237. len = (charcount > bufsize) ? bufsize : charcount;
  238. for (k = 0; k < len; ++k)
  239. buf[k] = (text[k] << 8) | color;
  240. res = osd_write_videomem(screen, y * base_width + x, buf, len);
  241. if (res < 0)
  242. return res;
  243. OSD_SET_REG(screen, control, 0x0049);
  244. }
  245. return 0;
  246. }
  247. int osd_probe(unsigned screen)
  248. {
  249. u16 version;
  250. u16 features;
  251. int old_bus = i2c_get_bus_num();
  252. bool pixclock_present = false;
  253. bool output_driver_present = false;
  254. OSD_GET_REG(0, version, &version);
  255. OSD_GET_REG(0, features, &features);
  256. base_width = ((features & 0x3f00) >> 8) + 1;
  257. base_height = (features & 0x001f) + 1;
  258. bufsize = base_width * base_height;
  259. buf = malloc(sizeof(u16) * bufsize);
  260. if (!buf)
  261. return -1;
  262. #ifdef CONFIG_SYS_OSD_DH
  263. printf("OSD%d-%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
  264. (screen >= OSD_DH_BASE) ? (screen - OSD_DH_BASE) : screen,
  265. (screen > 3) ? 1 : 0, version/100, version%100, base_width,
  266. base_height);
  267. #else
  268. printf("OSD%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
  269. screen, version/100, version%100, base_width, base_height);
  270. #endif
  271. /* setup pixclock */
  272. #ifdef CONFIG_SYS_MPC92469AC
  273. pixclock_present = true;
  274. mpc92469ac_set(screen, PIXCLK_640_480_60);
  275. #endif
  276. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  277. i2c_set_bus_num(ics8n3qv01_i2c[screen]);
  278. if (!i2c_probe(ICS8N3QV01_I2C_ADDR)) {
  279. ics8n3qv01_set(PIXCLK_640_480_60);
  280. pixclock_present = true;
  281. }
  282. #endif
  283. if (!pixclock_present)
  284. printf(" no pixelclock found\n");
  285. /* setup output driver */
  286. #ifdef CONFIG_SYS_CH7301_I2C
  287. if (!ch7301_probe(screen, true))
  288. output_driver_present = true;
  289. #endif
  290. #ifdef CONFIG_SYS_SIL1178_I2C
  291. i2c_set_bus_num(sil1178_i2c[screen]);
  292. if (!i2c_probe(SIL1178_SLAVE_I2C_ADDRESS)) {
  293. if (i2c_reg_read(SIL1178_SLAVE_I2C_ADDRESS, 0x02) == 0x06) {
  294. /*
  295. * magic initialization sequence,
  296. * adapted from datasheet
  297. */
  298. i2c_reg_write(SIL1178_SLAVE_I2C_ADDRESS, 0x08, 0x36);
  299. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x44);
  300. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x4c);
  301. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0e, 0x10);
  302. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0a, 0x80);
  303. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x09, 0x30);
  304. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0c, 0x89);
  305. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0d, 0x60);
  306. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x36);
  307. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x37);
  308. output_driver_present = true;
  309. }
  310. }
  311. #endif
  312. #ifdef CONFIG_SYS_DP501_I2C
  313. if (!dp501_probe(screen, true))
  314. output_driver_present = true;
  315. #endif
  316. if (!output_driver_present)
  317. printf(" no output driver found\n");
  318. OSD_SET_REG(screen, xy_size, ((32 - 1) << 8) | (16 - 1));
  319. OSD_SET_REG(screen, x_pos, 0x007f);
  320. OSD_SET_REG(screen, y_pos, 0x005f);
  321. if (pixclock_present && output_driver_present)
  322. osd_screen_mask |= 1 << screen;
  323. i2c_set_bus_num(old_bus);
  324. return 0;
  325. }
  326. int osd_write(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  327. {
  328. unsigned screen;
  329. if ((argc < 4) || (strlen(argv[3]) % 4)) {
  330. cmd_usage(cmdtp);
  331. return 1;
  332. }
  333. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  334. unsigned x;
  335. unsigned y;
  336. unsigned k;
  337. u16 buffer[base_width];
  338. char *rp;
  339. u16 *wp = buffer;
  340. unsigned count = (argc > 4) ?
  341. simple_strtoul(argv[4], NULL, 16) : 1;
  342. if (!(osd_screen_mask & (1 << screen)))
  343. continue;
  344. x = simple_strtoul(argv[1], NULL, 16);
  345. y = simple_strtoul(argv[2], NULL, 16);
  346. rp = argv[3];
  347. while (*rp) {
  348. char substr[5];
  349. memcpy(substr, rp, 4);
  350. substr[4] = 0;
  351. *wp = simple_strtoul(substr, NULL, 16);
  352. rp += 4;
  353. wp++;
  354. if (wp - buffer > base_width)
  355. break;
  356. }
  357. for (k = 0; k < count; ++k) {
  358. unsigned offset =
  359. y * base_width + x + k * (wp - buffer);
  360. osd_write_videomem(screen, offset, buffer,
  361. wp - buffer);
  362. }
  363. OSD_SET_REG(screen, control, 0x0049);
  364. }
  365. return 0;
  366. }
  367. int osd_size(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  368. {
  369. unsigned screen;
  370. unsigned x;
  371. unsigned y;
  372. if (argc < 3) {
  373. cmd_usage(cmdtp);
  374. return 1;
  375. }
  376. x = simple_strtoul(argv[1], NULL, 16);
  377. y = simple_strtoul(argv[2], NULL, 16);
  378. if (!x || (x > 64) || (x > MAX_X_CHARS) ||
  379. !y || (y > 32) || (y > MAX_Y_CHARS)) {
  380. cmd_usage(cmdtp);
  381. return 1;
  382. }
  383. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  384. if (!(osd_screen_mask & (1 << screen)))
  385. continue;
  386. OSD_SET_REG(screen, xy_size, ((x - 1) << 8) | (y - 1));
  387. OSD_SET_REG(screen, x_pos, 32767 * (640 - 12 * x) / 65535);
  388. OSD_SET_REG(screen, y_pos, 32767 * (480 - 18 * y) / 65535);
  389. }
  390. return 0;
  391. }
  392. U_BOOT_CMD(
  393. osdw, 5, 0, osd_write,
  394. "write 16-bit hex encoded buffer to osd memory",
  395. "pos_x pos_y buffer count\n"
  396. );
  397. U_BOOT_CMD(
  398. osdp, 5, 0, osd_print,
  399. "write ASCII buffer to osd memory",
  400. "pos_x pos_y color text\n"
  401. );
  402. U_BOOT_CMD(
  403. osdsize, 3, 0, osd_size,
  404. "set OSD XY size in characters",
  405. "size_x(max. " __stringify(MAX_X_CHARS)
  406. ") size_y(max. " __stringify(MAX_Y_CHARS) ")\n"
  407. );