ddr3_hws_hw_training_def.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR3_HWS_HW_TRAINING_DEF_H
  7. #define _DDR3_HWS_HW_TRAINING_DEF_H
  8. #define SAR_DDR3_FREQ_MASK 0xfe00000
  9. #define SAR_CPU_FAB_GET(cpu, fab) (((cpu & 0x7) << 21) | \
  10. ((fab & 0xf) << 24))
  11. #define MAX_CS 4
  12. #define MIN_DIMM_ADDR 0x50
  13. #define FAR_END_DIMM_ADDR 0x50
  14. #define MAX_DIMM_ADDR 0x60
  15. #define SDRAM_CS_SIZE 0xfffffff
  16. #define SDRAM_CS_BASE 0x0
  17. #define SDRAM_DIMM_SIZE 0x80000000
  18. #define CPU_CONFIGURATION_REG(id) (0x21800 + (id * 0x100))
  19. #define CPU_MRVL_ID_OFFSET 0x10
  20. #define SAR1_CPU_CORE_MASK 0x38000000
  21. #define SAR1_CPU_CORE_OFFSET 27
  22. #define NEW_FABRIC_TWSI_ADDR 0x4e
  23. #ifdef DB_784MP_GP
  24. #define BUS_WIDTH_ECC_TWSI_ADDR 0x4e
  25. #else
  26. #define BUS_WIDTH_ECC_TWSI_ADDR 0x4f
  27. #endif
  28. #define MV_MAX_DDR3_STATIC_SIZE 50
  29. #define MV_DDR3_MODES_NUMBER 30
  30. #define RESUME_RL_PATTERNS_ADDR 0xfe0000
  31. #define RESUME_RL_PATTERNS_SIZE 0x100
  32. #define RESUME_TRAINING_VALUES_ADDR (RESUME_RL_PATTERNS_ADDR + \
  33. RESUME_RL_PATTERNS_SIZE)
  34. #define RESUME_TRAINING_VALUES_MAX 0xcd0
  35. #define BOOT_INFO_ADDR (RESUME_RL_PATTERNS_ADDR + 0x1000)
  36. #define CHECKSUM_RESULT_ADDR (BOOT_INFO_ADDR + 0x1000)
  37. #define NUM_OF_REGISTER_ADDR (CHECKSUM_RESULT_ADDR + 4)
  38. #define SUSPEND_MAGIC_WORD 0xdeadb002
  39. #define REGISTER_LIST_END 0xffffffff
  40. /* MISC */
  41. #define INTER_REGS_BASE SOC_REGS_PHY_BASE
  42. /* DDR */
  43. #define REG_SDRAM_CONFIG_ADDR 0x1400
  44. #define REG_SDRAM_CONFIG_MASK 0x9fffffff
  45. #define REG_SDRAM_CONFIG_RFRS_MASK 0x3fff
  46. #define REG_SDRAM_CONFIG_WIDTH_OFFS 15
  47. #define REG_SDRAM_CONFIG_REGDIMM_OFFS 17
  48. #define REG_SDRAM_CONFIG_ECC_OFFS 18
  49. #define REG_SDRAM_CONFIG_IERR_OFFS 19
  50. #define REG_SDRAM_CONFIG_PUPRSTDIV_OFFS 28
  51. #define REG_SDRAM_CONFIG_RSTRD_OFFS 30
  52. #define REG_SDRAM_PINS_MUX 0x19d4
  53. #define REG_DUNIT_CTRL_LOW_ADDR 0x1404
  54. #define REG_DUNIT_CTRL_LOW_2T_OFFS 3
  55. #define REG_DUNIT_CTRL_LOW_2T_MASK 0x3
  56. #define REG_DUNIT_CTRL_LOW_DPDE_OFFS 14
  57. #define REG_SDRAM_TIMING_LOW_ADDR 0x1408
  58. #define REG_SDRAM_TIMING_HIGH_ADDR 0x140c
  59. #define REG_SDRAM_TIMING_H_R2R_OFFS 7
  60. #define REG_SDRAM_TIMING_H_R2R_MASK 0x3
  61. #define REG_SDRAM_TIMING_H_R2W_W2R_OFFS 9
  62. #define REG_SDRAM_TIMING_H_R2W_W2R_MASK 0x3
  63. #define REG_SDRAM_TIMING_H_W2W_OFFS 11
  64. #define REG_SDRAM_TIMING_H_W2W_MASK 0x1f
  65. #define REG_SDRAM_TIMING_H_R2R_H_OFFS 19
  66. #define REG_SDRAM_TIMING_H_R2R_H_MASK 0x7
  67. #define REG_SDRAM_TIMING_H_R2W_W2R_H_OFFS 22
  68. #define REG_SDRAM_TIMING_H_R2W_W2R_H_MASK 0x7
  69. #define REG_SDRAM_ADDRESS_CTRL_ADDR 0x1410
  70. #define REG_SDRAM_ADDRESS_SIZE_OFFS 2
  71. #define REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS 18
  72. #define REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS 4
  73. #define REG_SDRAM_OPEN_PAGES_ADDR 0x1414
  74. #define REG_SDRAM_OPERATION_CS_OFFS 8
  75. #define REG_SDRAM_OPERATION_ADDR 0x1418
  76. #define REG_SDRAM_OPERATION_CWA_DELAY_SEL_OFFS 24
  77. #define REG_SDRAM_OPERATION_CWA_DATA_OFFS 20
  78. #define REG_SDRAM_OPERATION_CWA_DATA_MASK 0xf
  79. #define REG_SDRAM_OPERATION_CWA_RC_OFFS 16
  80. #define REG_SDRAM_OPERATION_CWA_RC_MASK 0xf
  81. #define REG_SDRAM_OPERATION_CMD_MR0 0xf03
  82. #define REG_SDRAM_OPERATION_CMD_MR1 0xf04
  83. #define REG_SDRAM_OPERATION_CMD_MR2 0xf08
  84. #define REG_SDRAM_OPERATION_CMD_MR3 0xf09
  85. #define REG_SDRAM_OPERATION_CMD_RFRS 0xf02
  86. #define REG_SDRAM_OPERATION_CMD_CWA 0xf0e
  87. #define REG_SDRAM_OPERATION_CMD_RFRS_DONE 0xf
  88. #define REG_SDRAM_OPERATION_CMD_MASK 0xf
  89. #define REG_SDRAM_OPERATION_CS_OFFS 8
  90. #define REG_OUDDR3_TIMING_ADDR 0x142c
  91. #define REG_SDRAM_MODE_ADDR 0x141c
  92. #define REG_SDRAM_EXT_MODE_ADDR 0x1420
  93. #define REG_DDR_CONT_HIGH_ADDR 0x1424
  94. #define REG_ODT_TIME_LOW_ADDR 0x1428
  95. #define REG_ODT_ON_CTL_RD_OFFS 12
  96. #define REG_ODT_OFF_CTL_RD_OFFS 16
  97. #define REG_SDRAM_ERROR_ADDR 0x1454
  98. #define REG_SDRAM_AUTO_PWR_SAVE_ADDR 0x1474
  99. #define REG_ODT_TIME_HIGH_ADDR 0x147c
  100. #define REG_SDRAM_INIT_CTRL_ADDR 0x1480
  101. #define REG_SDRAM_INIT_CTRL_OFFS 0
  102. #define REG_SDRAM_INIT_CKE_ASSERT_OFFS 2
  103. #define REG_SDRAM_INIT_RESET_DEASSERT_OFFS 3
  104. #define REG_SDRAM_INIT_RESET_MASK_OFFS 1
  105. #define REG_SDRAM_ODT_CTRL_LOW_ADDR 0x1494
  106. #define REG_SDRAM_ODT_CTRL_HIGH_ADDR 0x1498
  107. #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK 0x0
  108. #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_ENA 0x3
  109. #define REG_DUNIT_ODT_CTRL_ADDR 0x149c
  110. #define REG_DUNIT_ODT_CTRL_OVRD_OFFS 8
  111. #define REG_DUNIT_ODT_CTRL_OVRD_VAL_OFFS 9
  112. #define REG_DRAM_FIFO_CTRL_ADDR 0x14a0
  113. #define REG_DRAM_AXI_CTRL_ADDR 0x14a8
  114. #define REG_DRAM_AXI_CTRL_AXIDATABUSWIDTH_OFFS 0
  115. #define REG_METAL_MASK_ADDR 0x14b0
  116. #define REG_METAL_MASK_MASK 0xdfffffff
  117. #define REG_METAL_MASK_RETRY_OFFS 0
  118. #define REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR 0x14c0
  119. #define REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR 0x14c4
  120. #define REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR 0x14c8
  121. #define REG_DRAM_MAIN_PADS_CAL_ADDR 0x14cc
  122. #define REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR 0x17c8
  123. #define REG_CS_SIZE_SCRATCH_ADDR 0x1504
  124. #define REG_DYNAMIC_POWER_SAVE_ADDR 0x1520
  125. #define REG_DDR_IO_ADDR 0x1524
  126. #define REG_DDR_IO_CLK_RATIO_OFFS 15
  127. #define REG_DFS_ADDR 0x1528
  128. #define REG_DFS_DLLNEXTSTATE_OFFS 0
  129. #define REG_DFS_BLOCK_OFFS 1
  130. #define REG_DFS_SR_OFFS 2
  131. #define REG_DFS_ATSR_OFFS 3
  132. #define REG_DFS_RECONF_OFFS 4
  133. #define REG_DFS_CL_NEXT_STATE_OFFS 8
  134. #define REG_DFS_CL_NEXT_STATE_MASK 0xf
  135. #define REG_DFS_CWL_NEXT_STATE_OFFS 12
  136. #define REG_DFS_CWL_NEXT_STATE_MASK 0x7
  137. #define REG_READ_DATA_SAMPLE_DELAYS_ADDR 0x1538
  138. #define REG_READ_DATA_SAMPLE_DELAYS_MASK 0x1f
  139. #define REG_READ_DATA_SAMPLE_DELAYS_OFFS 8
  140. #define REG_READ_DATA_READY_DELAYS_ADDR 0x153c
  141. #define REG_READ_DATA_READY_DELAYS_MASK 0x1f
  142. #define REG_READ_DATA_READY_DELAYS_OFFS 8
  143. #define START_BURST_IN_ADDR 1
  144. #define REG_DRAM_TRAINING_SHADOW_ADDR 0x18488
  145. #define REG_DRAM_TRAINING_ADDR 0x15b0
  146. #define REG_DRAM_TRAINING_LOW_FREQ_OFFS 0
  147. #define REG_DRAM_TRAINING_PATTERNS_OFFS 4
  148. #define REG_DRAM_TRAINING_MED_FREQ_OFFS 2
  149. #define REG_DRAM_TRAINING_WL_OFFS 3
  150. #define REG_DRAM_TRAINING_RL_OFFS 6
  151. #define REG_DRAM_TRAINING_DQS_RX_OFFS 15
  152. #define REG_DRAM_TRAINING_DQS_TX_OFFS 16
  153. #define REG_DRAM_TRAINING_CS_OFFS 20
  154. #define REG_DRAM_TRAINING_RETEST_OFFS 24
  155. #define REG_DRAM_TRAINING_DFS_FREQ_OFFS 27
  156. #define REG_DRAM_TRAINING_DFS_REQ_OFFS 29
  157. #define REG_DRAM_TRAINING_ERROR_OFFS 30
  158. #define REG_DRAM_TRAINING_AUTO_OFFS 31
  159. #define REG_DRAM_TRAINING_RETEST_PAR 0x3
  160. #define REG_DRAM_TRAINING_RETEST_MASK 0xf8ffffff
  161. #define REG_DRAM_TRAINING_CS_MASK 0xff0fffff
  162. #define REG_DRAM_TRAINING_PATTERNS_MASK 0xff0f0000
  163. #define REG_DRAM_TRAINING_1_ADDR 0x15b4
  164. #define REG_DRAM_TRAINING_1_TRNBPOINT_OFFS 16
  165. #define REG_DRAM_TRAINING_2_ADDR 0x15b8
  166. #define REG_DRAM_TRAINING_2_OVERRUN_OFFS 17
  167. #define REG_DRAM_TRAINING_2_FIFO_RST_OFFS 4
  168. #define REG_DRAM_TRAINING_2_RL_MODE_OFFS 3
  169. #define REG_DRAM_TRAINING_2_WL_MODE_OFFS 2
  170. #define REG_DRAM_TRAINING_2_ECC_MUX_OFFS 1
  171. #define REG_DRAM_TRAINING_2_SW_OVRD_OFFS 0
  172. #define REG_DRAM_TRAINING_PATTERN_BASE_ADDR 0x15bc
  173. #define REG_DRAM_TRAINING_PATTERN_BASE_OFFS 3
  174. #define REG_TRAINING_DEBUG_2_ADDR 0x15c4
  175. #define REG_TRAINING_DEBUG_2_OFFS 16
  176. #define REG_TRAINING_DEBUG_2_MASK 0x3
  177. #define REG_TRAINING_DEBUG_3_ADDR 0x15c8
  178. #define REG_TRAINING_DEBUG_3_OFFS 3
  179. #define REG_TRAINING_DEBUG_3_MASK 0x7
  180. #define MR_CS_ADDR_OFFS 4
  181. #define REG_DDR3_MR0_ADDR 0x15d0
  182. #define REG_DDR3_MR0_CS_ADDR 0x1870
  183. #define REG_DDR3_MR0_CL_MASK 0x74
  184. #define REG_DDR3_MR0_CL_OFFS 2
  185. #define REG_DDR3_MR0_CL_HIGH_OFFS 3
  186. #define CL_MASK 0xf
  187. #define REG_DDR3_MR1_ADDR 0x15d4
  188. #define REG_DDR3_MR1_CS_ADDR 0x1874
  189. #define REG_DDR3_MR1_RTT_MASK 0xfffffdbb
  190. #define REG_DDR3_MR1_DLL_ENA_OFFS 0
  191. #define REG_DDR3_MR1_RTT_DISABLED 0x0
  192. #define REG_DDR3_MR1_RTT_RZQ2 0x40
  193. #define REG_DDR3_MR1_RTT_RZQ4 0x2
  194. #define REG_DDR3_MR1_RTT_RZQ6 0x42
  195. #define REG_DDR3_MR1_RTT_RZQ8 0x202
  196. #define REG_DDR3_MR1_RTT_RZQ12 0x4
  197. /* WL-disabled, OB-enabled */
  198. #define REG_DDR3_MR1_OUTBUF_WL_MASK 0xffffef7f
  199. /* Output Buffer Disabled */
  200. #define REG_DDR3_MR1_OUTBUF_DIS_OFFS 12
  201. #define REG_DDR3_MR1_WL_ENA_OFFS 7
  202. #define REG_DDR3_MR1_WL_ENA 0x80 /* WL Enabled */
  203. #define REG_DDR3_MR1_ODT_MASK 0xfffffdbb
  204. #define REG_DDR3_MR2_ADDR 0x15d8
  205. #define REG_DDR3_MR2_CS_ADDR 0x1878
  206. #define REG_DDR3_MR2_CWL_OFFS 3
  207. #define REG_DDR3_MR2_CWL_MASK 0x7
  208. #define REG_DDR3_MR2_ODT_MASK 0xfffff9ff
  209. #define REG_DDR3_MR3_ADDR 0x15dc
  210. #define REG_DDR3_MR3_CS_ADDR 0x187c
  211. #define REG_DDR3_RANK_CTRL_ADDR 0x15e0
  212. #define REG_DDR3_RANK_CTRL_CS_ENA_MASK 0xf
  213. #define REG_DDR3_RANK_CTRL_MIRROR_OFFS 4
  214. #define REG_ZQC_CONF_ADDR 0x15e4
  215. #define REG_DRAM_PHY_CONFIG_ADDR 0x15ec
  216. #define REG_DRAM_PHY_CONFIG_MASK 0x3fffffff
  217. #define REG_ODPG_CNTRL_ADDR 0x1600
  218. #define REG_ODPG_CNTRL_OFFS 21
  219. #define REG_PHY_LOCK_MASK_ADDR 0x1670
  220. #define REG_PHY_LOCK_MASK_MASK 0xfffff000
  221. #define REG_PHY_LOCK_STATUS_ADDR 0x1674
  222. #define REG_PHY_LOCK_STATUS_LOCK_OFFS 9
  223. #define REG_PHY_LOCK_STATUS_LOCK_MASK 0xfff
  224. #define REG_PHY_LOCK_APLL_ADLL_STATUS_MASK 0x7ff
  225. #define REG_PHY_REGISTRY_FILE_ACCESS_ADDR 0x16a0
  226. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_WR 0xc0000000
  227. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_RD 0x80000000
  228. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE 0x80000000
  229. #define REG_PHY_BC_OFFS 27
  230. #define REG_PHY_CNTRL_OFFS 26
  231. #define REG_PHY_CS_OFFS 16
  232. #define REG_PHY_DQS_REF_DLY_OFFS 10
  233. #define REG_PHY_PHASE_OFFS 8
  234. #define REG_PHY_PUP_OFFS 22
  235. #define REG_TRAINING_WL_ADDR 0x16ac
  236. #define REG_TRAINING_WL_CS_MASK 0xfffffffc
  237. #define REG_TRAINING_WL_UPD_OFFS 2
  238. #define REG_TRAINING_WL_CS_DONE_OFFS 3
  239. #define REG_TRAINING_WL_RATIO_MASK 0xffffff0f
  240. #define REG_TRAINING_WL_1TO1 0x50
  241. #define REG_TRAINING_WL_2TO1 0x10
  242. #define REG_TRAINING_WL_DELAYEXP_MASK 0x20000000
  243. #define REG_TRAINING_WL_RESULTS_MASK 0x000001ff
  244. #define REG_TRAINING_WL_RESULTS_OFFS 20
  245. #define REG_REGISTERED_DRAM_CTRL_ADDR 0x16d0
  246. #define REG_REGISTERED_DRAM_CTRL_SR_FLOAT_OFFS 15
  247. #define REG_REGISTERED_DRAM_CTRL_PARITY_MASK 0x3f
  248. /* DLB */
  249. #define REG_STATIC_DRAM_DLB_CONTROL 0x1700
  250. #define DLB_BUS_OPTIMIZATION_WEIGHTS_REG 0x1704
  251. #define DLB_AGING_REGISTER 0x1708
  252. #define DLB_EVICTION_CONTROL_REG 0x170c
  253. #define DLB_EVICTION_TIMERS_REGISTER_REG 0x1710
  254. #define DLB_USER_COMMAND_REG 0x1714
  255. #define DLB_BUS_WEIGHTS_DIFF_CS 0x1770
  256. #define DLB_BUS_WEIGHTS_DIFF_BG 0x1774
  257. #define DLB_BUS_WEIGHTS_SAME_BG 0x1778
  258. #define DLB_BUS_WEIGHTS_RD_WR 0x177c
  259. #define DLB_BUS_WEIGHTS_ATTR_SYS_PRIO 0x1780
  260. #define DLB_MAIN_QUEUE_MAP 0x1784
  261. #define DLB_LINE_SPLIT 0x1788
  262. #define DLB_ENABLE 0x1
  263. #define DLB_WRITE_COALESING (0x1 << 2)
  264. #define DLB_AXI_PREFETCH_EN (0x1 << 3)
  265. #define DLB_MBUS_PREFETCH_EN (0x1 << 4)
  266. #define PREFETCH_N_LN_SZ_TR (0x1 << 6)
  267. #define DLB_INTERJECTION_ENABLE (0x1 << 3)
  268. /* CPU */
  269. #define REG_BOOTROM_ROUTINE_ADDR 0x182d0
  270. #define REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS 12
  271. #define REG_DRAM_INIT_CTRL_STATUS_ADDR 0x18488
  272. #define REG_DRAM_INIT_CTRL_TRN_CLK_OFFS 16
  273. #define REG_CPU_DIV_CLK_CTRL_0_NEW_RATIO 0x000200ff
  274. #define REG_DRAM_INIT_CTRL_STATUS_2_ADDR 0x1488
  275. #define REG_CPU_DIV_CLK_CTRL_0_ADDR 0x18700
  276. #define REG_CPU_DIV_CLK_CTRL_1_ADDR 0x18704
  277. #define REG_CPU_DIV_CLK_CTRL_2_ADDR 0x18708
  278. #define REG_CPU_DIV_CLK_CTRL_3_ADDR 0x1870c
  279. #define REG_CPU_DIV_CLK_CTRL_3_FREQ_MASK 0xffffc0ff
  280. #define REG_CPU_DIV_CLK_CTRL_3_FREQ_OFFS 8
  281. #define REG_CPU_DIV_CLK_CTRL_4_ADDR 0x18710
  282. #define REG_CPU_DIV_CLK_STATUS_0_ADDR 0x18718
  283. #define REG_CPU_DIV_CLK_ALL_STABLE_OFFS 8
  284. #define REG_CPU_PLL_CTRL_0_ADDR 0x1871c
  285. #define REG_CPU_PLL_STATUS_0_ADDR 0x18724
  286. #define REG_CORE_DIV_CLK_CTRL_ADDR 0x18740
  287. #define REG_CORE_DIV_CLK_STATUS_ADDR 0x18744
  288. #define REG_DDRPHY_APLL_CTRL_ADDR 0x18780
  289. #define REG_DDRPHY_APLL_CTRL_2_ADDR 0x18784
  290. #define REG_SFABRIC_CLK_CTRL_ADDR 0x20858
  291. #define REG_SFABRIC_CLK_CTRL_SMPL_OFFS 8
  292. /* DRAM Windows */
  293. #define REG_XBAR_WIN_19_CTRL_ADDR 0x200e8
  294. #define REG_XBAR_WIN_4_CTRL_ADDR 0x20040
  295. #define REG_XBAR_WIN_4_BASE_ADDR 0x20044
  296. #define REG_XBAR_WIN_4_REMAP_ADDR 0x20048
  297. #define REG_FASTPATH_WIN_0_CTRL_ADDR 0x20184
  298. #define REG_XBAR_WIN_7_REMAP_ADDR 0x20078
  299. /* SRAM */
  300. #define REG_CDI_CONFIG_ADDR 0x20220
  301. #define REG_SRAM_WINDOW_0_ADDR 0x20240
  302. #define REG_SRAM_WINDOW_0_ENA_OFFS 0
  303. #define REG_SRAM_WINDOW_1_ADDR 0x20244
  304. #define REG_SRAM_L2_ENA_ADDR 0x8500
  305. #define REG_SRAM_CLEAN_BY_WAY_ADDR 0x87bc
  306. /* Timers */
  307. #define REG_TIMERS_CTRL_ADDR 0x20300
  308. #define REG_TIMERS_EVENTS_ADDR 0x20304
  309. #define REG_TIMER0_VALUE_ADDR 0x20314
  310. #define REG_TIMER1_VALUE_ADDR 0x2031c
  311. #define REG_TIMER0_ENABLE_MASK 0x1
  312. #define MV_BOARD_REFCLK_25MHZ 25000000
  313. #define CNTMR_RELOAD_REG(tmr) (REG_TIMERS_CTRL_ADDR + 0x10 + (tmr * 8))
  314. #define CNTMR_VAL_REG(tmr) (REG_TIMERS_CTRL_ADDR + 0x14 + (tmr * 8))
  315. #define CNTMR_CTRL_REG(tmr) (REG_TIMERS_CTRL_ADDR)
  316. #define CTCR_ARM_TIMER_EN_OFFS(timer) (timer * 2)
  317. #define CTCR_ARM_TIMER_EN_MASK(timer) (1 << CTCR_ARM_TIMER_EN_OFFS(timer))
  318. #define CTCR_ARM_TIMER_EN(timer) (1 << CTCR_ARM_TIMER_EN_OFFS(timer))
  319. #define CTCR_ARM_TIMER_AUTO_OFFS(timer) (1 + (timer * 2))
  320. #define CTCR_ARM_TIMER_AUTO_MASK(timer) (1 << CTCR_ARM_TIMER_EN_OFFS(timer))
  321. #define CTCR_ARM_TIMER_AUTO_EN(timer) (1 << CTCR_ARM_TIMER_AUTO_OFFS(timer))
  322. /* PMU */
  323. #define REG_PMU_I_F_CTRL_ADDR 0x1c090
  324. #define REG_PMU_DUNIT_BLK_OFFS 16
  325. #define REG_PMU_DUNIT_RFRS_OFFS 20
  326. #define REG_PMU_DUNIT_ACK_OFFS 24
  327. /* MBUS */
  328. #define MBUS_UNITS_PRIORITY_CONTROL_REG (MBUS_REGS_OFFSET + 0x420)
  329. #define FABRIC_UNITS_PRIORITY_CONTROL_REG (MBUS_REGS_OFFSET + 0x424)
  330. #define MBUS_UNITS_PREFETCH_CONTROL_REG (MBUS_REGS_OFFSET + 0x428)
  331. #define FABRIC_UNITS_PREFETCH_CONTROL_REG (MBUS_REGS_OFFSET + 0x42c)
  332. #define REG_PM_STAT_MASK_ADDR 0x2210c
  333. #define REG_PM_STAT_MASK_CPU0_IDLE_MASK_OFFS 16
  334. #define REG_PM_EVENT_STAT_MASK_ADDR 0x22120
  335. #define REG_PM_EVENT_STAT_MASK_DFS_DONE_OFFS 17
  336. #define REG_PM_CTRL_CONFIG_ADDR 0x22104
  337. #define REG_PM_CTRL_CONFIG_DFS_REQ_OFFS 18
  338. #define REG_FABRIC_LOCAL_IRQ_MASK_ADDR 0x218c4
  339. #define REG_FABRIC_LOCAL_IRQ_PMU_MASK_OFFS 18
  340. /* Controller revision info */
  341. #define PCI_CLASS_CODE_AND_REVISION_ID 0x008
  342. #define PCCRIR_REVID_OFFS 0 /* Revision ID */
  343. #define PCCRIR_REVID_MASK (0xff << PCCRIR_REVID_OFFS)
  344. /* Power Management Clock Gating Control Register */
  345. #define POWER_MNG_CTRL_REG 0x18220
  346. #define PEX_DEVICE_AND_VENDOR_ID 0x000
  347. #define PEX_CFG_DIRECT_ACCESS(if, reg) (PEX_IF_REGS_BASE(if) + (reg))
  348. #define PMC_PEXSTOPCLOCK_OFFS(p) ((p) < 8 ? (5 + (p)) : (18 + (p)))
  349. #define PMC_PEXSTOPCLOCK_MASK(p) (1 << PMC_PEXSTOPCLOCK_OFFS(p))
  350. #define PMC_PEXSTOPCLOCK_EN(p) (1 << PMC_PEXSTOPCLOCK_OFFS(p))
  351. #define PMC_PEXSTOPCLOCK_STOP(p) (0 << PMC_PEXSTOPCLOCK_OFFS(p))
  352. /* TWSI */
  353. #define TWSI_DATA_ADDR_MASK 0x7
  354. #define TWSI_DATA_ADDR_OFFS 1
  355. /* General */
  356. #define MAX_CS 4
  357. /* Frequencies */
  358. #define FAB_OPT 21
  359. #define CLK_CPU 12
  360. #define CLK_VCO (2 * CLK_CPU)
  361. #define CLK_DDR 12
  362. /* CPU Frequencies: */
  363. #define CLK_CPU_1000 0
  364. #define CLK_CPU_1066 1
  365. #define CLK_CPU_1200 2
  366. #define CLK_CPU_1333 3
  367. #define CLK_CPU_1500 4
  368. #define CLK_CPU_1666 5
  369. #define CLK_CPU_1800 6
  370. #define CLK_CPU_2000 7
  371. #define CLK_CPU_600 8
  372. #define CLK_CPU_667 9
  373. #define CLK_CPU_800 0xa
  374. /* Extra Cpu Frequencies: */
  375. #define CLK_CPU_1600 11
  376. #define CLK_CPU_2133 12
  377. #define CLK_CPU_2200 13
  378. #define CLK_CPU_2400 14
  379. #endif /* _DDR3_HWS_HW_TRAINING_DEF_H */