i2c-cdns.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (C) 2015 Moritz Fischer <moritz.fischer@ettus.com>
  3. * IP from Cadence (ID T-CS-PE-0007-100, Version R1p10f2)
  4. *
  5. * This file is based on: drivers/i2c/zynq_i2c.c,
  6. * with added driver-model support and code cleanup.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <linux/types.h>
  12. #include <linux/io.h>
  13. #include <asm/errno.h>
  14. #include <dm/device.h>
  15. #include <dm/root.h>
  16. #include <i2c.h>
  17. #include <fdtdec.h>
  18. #include <mapmem.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. /* i2c register set */
  21. struct cdns_i2c_regs {
  22. u32 control;
  23. u32 status;
  24. u32 address;
  25. u32 data;
  26. u32 interrupt_status;
  27. u32 transfer_size;
  28. u32 slave_mon_pause;
  29. u32 time_out;
  30. u32 interrupt_mask;
  31. u32 interrupt_enable;
  32. u32 interrupt_disable;
  33. };
  34. /* Control register fields */
  35. #define CDNS_I2C_CONTROL_RW 0x00000001
  36. #define CDNS_I2C_CONTROL_MS 0x00000002
  37. #define CDNS_I2C_CONTROL_NEA 0x00000004
  38. #define CDNS_I2C_CONTROL_ACKEN 0x00000008
  39. #define CDNS_I2C_CONTROL_HOLD 0x00000010
  40. #define CDNS_I2C_CONTROL_SLVMON 0x00000020
  41. #define CDNS_I2C_CONTROL_CLR_FIFO 0x00000040
  42. #define CDNS_I2C_CONTROL_DIV_B_SHIFT 8
  43. #define CDNS_I2C_CONTROL_DIV_B_MASK 0x00003F00
  44. #define CDNS_I2C_CONTROL_DIV_A_SHIFT 14
  45. #define CDNS_I2C_CONTROL_DIV_A_MASK 0x0000C000
  46. /* Status register values */
  47. #define CDNS_I2C_STATUS_RXDV 0x00000020
  48. #define CDNS_I2C_STATUS_TXDV 0x00000040
  49. #define CDNS_I2C_STATUS_RXOVF 0x00000080
  50. #define CDNS_I2C_STATUS_BA 0x00000100
  51. /* Interrupt register fields */
  52. #define CDNS_I2C_INTERRUPT_COMP 0x00000001
  53. #define CDNS_I2C_INTERRUPT_DATA 0x00000002
  54. #define CDNS_I2C_INTERRUPT_NACK 0x00000004
  55. #define CDNS_I2C_INTERRUPT_TO 0x00000008
  56. #define CDNS_I2C_INTERRUPT_SLVRDY 0x00000010
  57. #define CDNS_I2C_INTERRUPT_RXOVF 0x00000020
  58. #define CDNS_I2C_INTERRUPT_TXOVF 0x00000040
  59. #define CDNS_I2C_INTERRUPT_RXUNF 0x00000080
  60. #define CDNS_I2C_INTERRUPT_ARBLOST 0x00000200
  61. #define CDNS_I2C_FIFO_DEPTH 16
  62. #define CDNS_I2C_TRANSFER_SIZE_MAX 255 /* Controller transfer limit */
  63. #ifdef DEBUG
  64. static void cdns_i2c_debug_status(struct cdns_i2c_regs *cdns_i2c)
  65. {
  66. int int_status;
  67. int status;
  68. int_status = readl(&cdns_i2c->interrupt_status);
  69. status = readl(&cdns_i2c->status);
  70. if (int_status || status) {
  71. debug("Status: ");
  72. if (int_status & CDNS_I2C_INTERRUPT_COMP)
  73. debug("COMP ");
  74. if (int_status & CDNS_I2C_INTERRUPT_DATA)
  75. debug("DATA ");
  76. if (int_status & CDNS_I2C_INTERRUPT_NACK)
  77. debug("NACK ");
  78. if (int_status & CDNS_I2C_INTERRUPT_TO)
  79. debug("TO ");
  80. if (int_status & CDNS_I2C_INTERRUPT_SLVRDY)
  81. debug("SLVRDY ");
  82. if (int_status & CDNS_I2C_INTERRUPT_RXOVF)
  83. debug("RXOVF ");
  84. if (int_status & CDNS_I2C_INTERRUPT_TXOVF)
  85. debug("TXOVF ");
  86. if (int_status & CDNS_I2C_INTERRUPT_RXUNF)
  87. debug("RXUNF ");
  88. if (int_status & CDNS_I2C_INTERRUPT_ARBLOST)
  89. debug("ARBLOST ");
  90. if (status & CDNS_I2C_STATUS_RXDV)
  91. debug("RXDV ");
  92. if (status & CDNS_I2C_STATUS_TXDV)
  93. debug("TXDV ");
  94. if (status & CDNS_I2C_STATUS_RXOVF)
  95. debug("RXOVF ");
  96. if (status & CDNS_I2C_STATUS_BA)
  97. debug("BA ");
  98. debug("TS%d ", readl(&cdns_i2c->transfer_size));
  99. debug("\n");
  100. }
  101. }
  102. #endif
  103. struct i2c_cdns_bus {
  104. int id;
  105. struct cdns_i2c_regs __iomem *regs; /* register base */
  106. };
  107. /** cdns_i2c_probe() - Probe method
  108. * @dev: udevice pointer
  109. *
  110. * DM callback called when device is probed
  111. */
  112. static int cdns_i2c_probe(struct udevice *dev)
  113. {
  114. struct i2c_cdns_bus *bus = dev_get_priv(dev);
  115. bus->regs = (struct cdns_i2c_regs *)dev_get_addr(dev);
  116. if (!bus->regs)
  117. return -ENOMEM;
  118. /* TODO: Calculate dividers based on CPU_CLK_1X */
  119. /* 111MHz / ( (3 * 17) * 22 ) = ~100KHz */
  120. writel((16 << CDNS_I2C_CONTROL_DIV_B_SHIFT) |
  121. (2 << CDNS_I2C_CONTROL_DIV_A_SHIFT), &bus->regs->control);
  122. /* Enable master mode, ack, and 7-bit addressing */
  123. setbits_le32(&bus->regs->control, CDNS_I2C_CONTROL_MS |
  124. CDNS_I2C_CONTROL_ACKEN | CDNS_I2C_CONTROL_NEA);
  125. debug("%s bus %d at %p\n", __func__, dev->seq, bus->regs);
  126. return 0;
  127. }
  128. static int cdns_i2c_remove(struct udevice *dev)
  129. {
  130. struct i2c_cdns_bus *bus = dev_get_priv(dev);
  131. debug("%s bus %d at %p\n", __func__, dev->seq, bus->regs);
  132. unmap_sysmem(bus->regs);
  133. return 0;
  134. }
  135. /* Wait for an interrupt */
  136. static u32 cdns_i2c_wait(struct cdns_i2c_regs *cdns_i2c, u32 mask)
  137. {
  138. int timeout, int_status;
  139. for (timeout = 0; timeout < 100; timeout++) {
  140. udelay(100);
  141. int_status = readl(&cdns_i2c->interrupt_status);
  142. if (int_status & mask)
  143. break;
  144. }
  145. /* Clear interrupt status flags */
  146. writel(int_status & mask, &cdns_i2c->interrupt_status);
  147. return int_status & mask;
  148. }
  149. static int cdns_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
  150. {
  151. if (speed != 100000) {
  152. printf("%s, failed to set clock speed to %u\n", __func__,
  153. speed);
  154. return -EINVAL;
  155. }
  156. return 0;
  157. }
  158. /* Probe to see if a chip is present. */
  159. static int cdns_i2c_probe_chip(struct udevice *bus, uint chip_addr,
  160. uint chip_flags)
  161. {
  162. struct i2c_cdns_bus *i2c_bus = dev_get_priv(bus);
  163. struct cdns_i2c_regs *regs = i2c_bus->regs;
  164. /* Attempt to read a byte */
  165. setbits_le32(&regs->control, CDNS_I2C_CONTROL_CLR_FIFO |
  166. CDNS_I2C_CONTROL_RW);
  167. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
  168. writel(0xFF, &regs->interrupt_status);
  169. writel(chip_addr, &regs->address);
  170. writel(1, &regs->transfer_size);
  171. return (cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
  172. CDNS_I2C_INTERRUPT_NACK) &
  173. CDNS_I2C_INTERRUPT_COMP) ? 0 : -ETIMEDOUT;
  174. }
  175. static int cdns_i2c_write_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
  176. u32 len, bool next_is_read)
  177. {
  178. u8 *cur_data = data;
  179. struct cdns_i2c_regs *regs = i2c_bus->regs;
  180. setbits_le32(&regs->control, CDNS_I2C_CONTROL_CLR_FIFO |
  181. CDNS_I2C_CONTROL_HOLD);
  182. /* if next is a read, we need to clear HOLD, doesn't work */
  183. if (next_is_read)
  184. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
  185. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_RW);
  186. writel(0xFF, &regs->interrupt_status);
  187. writel(addr, &regs->address);
  188. while (len--) {
  189. writel(*(cur_data++), &regs->data);
  190. if (readl(&regs->transfer_size) == CDNS_I2C_FIFO_DEPTH) {
  191. if (!cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP)) {
  192. /* Release the bus */
  193. clrbits_le32(&regs->control,
  194. CDNS_I2C_CONTROL_HOLD);
  195. return -ETIMEDOUT;
  196. }
  197. }
  198. }
  199. /* All done... release the bus */
  200. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
  201. /* Wait for the address and data to be sent */
  202. if (!cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP))
  203. return -ETIMEDOUT;
  204. return 0;
  205. }
  206. static int cdns_i2c_read_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
  207. u32 len)
  208. {
  209. u32 status;
  210. u32 i = 0;
  211. u8 *cur_data = data;
  212. /* TODO: Fix this */
  213. struct cdns_i2c_regs *regs = i2c_bus->regs;
  214. /* Check the hardware can handle the requested bytes */
  215. if ((len < 0) || (len > CDNS_I2C_TRANSFER_SIZE_MAX))
  216. return -EINVAL;
  217. setbits_le32(&regs->control, CDNS_I2C_CONTROL_CLR_FIFO |
  218. CDNS_I2C_CONTROL_RW);
  219. /* Start reading data */
  220. writel(addr, &regs->address);
  221. writel(len, &regs->transfer_size);
  222. /* Wait for data */
  223. do {
  224. status = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
  225. CDNS_I2C_INTERRUPT_DATA);
  226. if (!status) {
  227. /* Release the bus */
  228. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
  229. return -ETIMEDOUT;
  230. }
  231. debug("Read %d bytes\n",
  232. len - readl(&regs->transfer_size));
  233. for (; i < len - readl(&regs->transfer_size); i++)
  234. *(cur_data++) = readl(&regs->data);
  235. } while (readl(&regs->transfer_size) != 0);
  236. /* All done... release the bus */
  237. clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
  238. #ifdef DEBUG
  239. cdns_i2c_debug_status(regs);
  240. #endif
  241. return 0;
  242. }
  243. static int cdns_i2c_xfer(struct udevice *dev, struct i2c_msg *msg,
  244. int nmsgs)
  245. {
  246. struct i2c_cdns_bus *i2c_bus = dev_get_priv(dev);
  247. int ret;
  248. debug("i2c_xfer: %d messages\n", nmsgs);
  249. for (; nmsgs > 0; nmsgs--, msg++) {
  250. bool next_is_read = nmsgs > 1 && (msg[1].flags & I2C_M_RD);
  251. debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
  252. if (msg->flags & I2C_M_RD) {
  253. ret = cdns_i2c_read_data(i2c_bus, msg->addr, msg->buf,
  254. msg->len);
  255. } else {
  256. ret = cdns_i2c_write_data(i2c_bus, msg->addr, msg->buf,
  257. msg->len, next_is_read);
  258. }
  259. if (ret) {
  260. debug("i2c_write: error sending\n");
  261. return -EREMOTEIO;
  262. }
  263. }
  264. return 0;
  265. }
  266. static const struct dm_i2c_ops cdns_i2c_ops = {
  267. .xfer = cdns_i2c_xfer,
  268. .probe_chip = cdns_i2c_probe_chip,
  269. .set_bus_speed = cdns_i2c_set_bus_speed,
  270. };
  271. static const struct udevice_id cdns_i2c_of_match[] = {
  272. { .compatible = "cdns,i2c-r1p10" },
  273. { /* end of table */ }
  274. };
  275. U_BOOT_DRIVER(cdns_i2c) = {
  276. .name = "i2c-cdns",
  277. .id = UCLASS_I2C,
  278. .of_match = cdns_i2c_of_match,
  279. .probe = cdns_i2c_probe,
  280. .remove = cdns_i2c_remove,
  281. .priv_auto_alloc_size = sizeof(struct i2c_cdns_bus),
  282. .ops = &cdns_i2c_ops,
  283. };