ddr3.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Keystone2: DDR3 initialization
  3. *
  4. * (C) Copyright 2012-2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <asm/io.h>
  10. #include <common.h>
  11. #include <asm/arch/msmc.h>
  12. #include <asm/arch/ddr3.h>
  13. #include <asm/arch/psc_defs.h>
  14. #include <asm/ti-common/ti-edma3.h>
  15. #define DDR3_EDMA_BLK_SIZE_SHIFT 10
  16. #define DDR3_EDMA_BLK_SIZE (1 << DDR3_EDMA_BLK_SIZE_SHIFT)
  17. #define DDR3_EDMA_BCNT 0x8000
  18. #define DDR3_EDMA_CCNT 1
  19. #define DDR3_EDMA_XF_SIZE (DDR3_EDMA_BLK_SIZE * DDR3_EDMA_BCNT)
  20. #define DDR3_EDMA_SLOT_NUM 1
  21. void ddr3_init_ddrphy(u32 base, struct ddr3_phy_config *phy_cfg)
  22. {
  23. unsigned int tmp;
  24. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET)
  25. & 0x00000001) != 0x00000001)
  26. ;
  27. __raw_writel(phy_cfg->pllcr, base + KS2_DDRPHY_PLLCR_OFFSET);
  28. tmp = __raw_readl(base + KS2_DDRPHY_PGCR1_OFFSET);
  29. tmp &= ~(phy_cfg->pgcr1_mask);
  30. tmp |= phy_cfg->pgcr1_val;
  31. __raw_writel(tmp, base + KS2_DDRPHY_PGCR1_OFFSET);
  32. __raw_writel(phy_cfg->ptr0, base + KS2_DDRPHY_PTR0_OFFSET);
  33. __raw_writel(phy_cfg->ptr1, base + KS2_DDRPHY_PTR1_OFFSET);
  34. __raw_writel(phy_cfg->ptr3, base + KS2_DDRPHY_PTR3_OFFSET);
  35. __raw_writel(phy_cfg->ptr4, base + KS2_DDRPHY_PTR4_OFFSET);
  36. tmp = __raw_readl(base + KS2_DDRPHY_DCR_OFFSET);
  37. tmp &= ~(phy_cfg->dcr_mask);
  38. tmp |= phy_cfg->dcr_val;
  39. __raw_writel(tmp, base + KS2_DDRPHY_DCR_OFFSET);
  40. __raw_writel(phy_cfg->dtpr0, base + KS2_DDRPHY_DTPR0_OFFSET);
  41. __raw_writel(phy_cfg->dtpr1, base + KS2_DDRPHY_DTPR1_OFFSET);
  42. __raw_writel(phy_cfg->dtpr2, base + KS2_DDRPHY_DTPR2_OFFSET);
  43. __raw_writel(phy_cfg->mr0, base + KS2_DDRPHY_MR0_OFFSET);
  44. __raw_writel(phy_cfg->mr1, base + KS2_DDRPHY_MR1_OFFSET);
  45. if (!cpu_is_k2g())
  46. __raw_writel(phy_cfg->mr2, base + KS2_DDRPHY_MR2_OFFSET);
  47. __raw_writel(phy_cfg->dtcr, base + KS2_DDRPHY_DTCR_OFFSET);
  48. __raw_writel(phy_cfg->pgcr2, base + KS2_DDRPHY_PGCR2_OFFSET);
  49. __raw_writel(phy_cfg->zq0cr1, base + KS2_DDRPHY_ZQ0CR1_OFFSET);
  50. __raw_writel(phy_cfg->zq1cr1, base + KS2_DDRPHY_ZQ1CR1_OFFSET);
  51. __raw_writel(phy_cfg->zq2cr1, base + KS2_DDRPHY_ZQ2CR1_OFFSET);
  52. __raw_writel(phy_cfg->pir_v1, base + KS2_DDRPHY_PIR_OFFSET);
  53. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  54. ;
  55. if (cpu_is_k2g()) {
  56. setbits_le32(base + KS2_DDRPHY_DATX8_4_OFFSET, 0x1);
  57. clrbits_le32(base + KS2_DDRPHY_DATX8_5_OFFSET, 0x1);
  58. clrbits_le32(base + KS2_DDRPHY_DATX8_6_OFFSET, 0x1);
  59. clrbits_le32(base + KS2_DDRPHY_DATX8_7_OFFSET, 0x1);
  60. clrbits_le32(base + KS2_DDRPHY_DATX8_8_OFFSET, 0x1);
  61. }
  62. __raw_writel(phy_cfg->pir_v2, base + KS2_DDRPHY_PIR_OFFSET);
  63. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  64. ;
  65. }
  66. void ddr3_init_ddremif(u32 base, struct ddr3_emif_config *emif_cfg)
  67. {
  68. __raw_writel(emif_cfg->sdcfg, base + KS2_DDR3_SDCFG_OFFSET);
  69. __raw_writel(emif_cfg->sdtim1, base + KS2_DDR3_SDTIM1_OFFSET);
  70. __raw_writel(emif_cfg->sdtim2, base + KS2_DDR3_SDTIM2_OFFSET);
  71. __raw_writel(emif_cfg->sdtim3, base + KS2_DDR3_SDTIM3_OFFSET);
  72. __raw_writel(emif_cfg->sdtim4, base + KS2_DDR3_SDTIM4_OFFSET);
  73. __raw_writel(emif_cfg->zqcfg, base + KS2_DDR3_ZQCFG_OFFSET);
  74. __raw_writel(emif_cfg->sdrfc, base + KS2_DDR3_SDRFC_OFFSET);
  75. }
  76. int ddr3_ecc_support_rmw(u32 base)
  77. {
  78. u32 value = __raw_readl(base + KS2_DDR3_MIDR_OFFSET);
  79. /* Check the DDR3 controller ID reg if the controllers
  80. supports ECC RMW or not */
  81. if (value == 0x40461C02)
  82. return 1;
  83. return 0;
  84. }
  85. static void ddr3_ecc_config(u32 base, u32 value)
  86. {
  87. u32 data;
  88. __raw_writel(value, base + KS2_DDR3_ECC_CTRL_OFFSET);
  89. udelay(100000); /* delay required to synchronize across clock domains */
  90. if (value & KS2_DDR3_ECC_EN) {
  91. /* Clear the 1-bit error count */
  92. data = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  93. __raw_writel(data, base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  94. /* enable the ECC interrupt */
  95. __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
  96. KS2_DDR3_WR_ECC_ERR_SYS,
  97. base + KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET);
  98. /* Clear the ECC error interrupt status */
  99. __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
  100. KS2_DDR3_WR_ECC_ERR_SYS,
  101. base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
  102. }
  103. }
  104. static void ddr3_reset_data(u32 base, u32 ddr3_size)
  105. {
  106. u32 mpax[2];
  107. u32 seg_num;
  108. u32 seg, blks, dst, edma_blks;
  109. struct edma3_slot_config slot;
  110. struct edma3_channel_config edma_channel;
  111. u32 edma_src[DDR3_EDMA_BLK_SIZE/4] __aligned(16) = {0, };
  112. /* Setup an edma to copy the 1k block to the entire DDR */
  113. puts("\nClear entire DDR3 memory to enable ECC\n");
  114. /* save the SES MPAX regs */
  115. if (cpu_is_k2g())
  116. msmc_get_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
  117. else
  118. msmc_get_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
  119. /* setup edma slot 1 configuration */
  120. slot.opt = EDMA3_SLOPT_TRANS_COMP_INT_ENB |
  121. EDMA3_SLOPT_COMP_CODE(0) |
  122. EDMA3_SLOPT_STATIC | EDMA3_SLOPT_AB_SYNC;
  123. slot.bcnt = DDR3_EDMA_BCNT;
  124. slot.acnt = DDR3_EDMA_BLK_SIZE;
  125. slot.ccnt = DDR3_EDMA_CCNT;
  126. slot.src_bidx = 0;
  127. slot.dst_bidx = DDR3_EDMA_BLK_SIZE;
  128. slot.src_cidx = 0;
  129. slot.dst_cidx = 0;
  130. slot.link = EDMA3_PARSET_NULL_LINK;
  131. slot.bcntrld = 0;
  132. edma3_slot_configure(KS2_EDMA0_BASE, DDR3_EDMA_SLOT_NUM, &slot);
  133. /* configure quik edma channel */
  134. edma_channel.slot = DDR3_EDMA_SLOT_NUM;
  135. edma_channel.chnum = 0;
  136. edma_channel.complete_code = 0;
  137. /* event trigger after dst update */
  138. edma_channel.trigger_slot_word = EDMA3_TWORD(dst);
  139. qedma3_start(KS2_EDMA0_BASE, &edma_channel);
  140. /* DDR3 size in segments (4KB seg size) */
  141. seg_num = ddr3_size << (30 - KS2_MSMC_SEG_SIZE_SHIFT);
  142. for (seg = 0; seg < seg_num; seg += KS2_MSMC_MAP_SEG_NUM) {
  143. /* map 2GB 36-bit DDR address to 32-bit DDR address in EMIF
  144. access slave interface so that edma driver can access */
  145. if (cpu_is_k2g()) {
  146. msmc_map_ses_segment(K2G_MSMC_SEGMENT_ARM, 0,
  147. base >> KS2_MSMC_SEG_SIZE_SHIFT,
  148. KS2_MSMC_DST_SEG_BASE + seg,
  149. MPAX_SEG_2G);
  150. } else {
  151. msmc_map_ses_segment(K2HKLE_MSMC_SEGMENT_ARM, 0,
  152. base >> KS2_MSMC_SEG_SIZE_SHIFT,
  153. KS2_MSMC_DST_SEG_BASE + seg,
  154. MPAX_SEG_2G);
  155. }
  156. if ((seg_num - seg) > KS2_MSMC_MAP_SEG_NUM)
  157. edma_blks = KS2_MSMC_MAP_SEG_NUM <<
  158. (KS2_MSMC_SEG_SIZE_SHIFT
  159. - DDR3_EDMA_BLK_SIZE_SHIFT);
  160. else
  161. edma_blks = (seg_num - seg) << (KS2_MSMC_SEG_SIZE_SHIFT
  162. - DDR3_EDMA_BLK_SIZE_SHIFT);
  163. /* Use edma driver to scrub 2GB DDR memory */
  164. for (dst = base, blks = 0; blks < edma_blks;
  165. blks += DDR3_EDMA_BCNT, dst += DDR3_EDMA_XF_SIZE) {
  166. edma3_set_src_addr(KS2_EDMA0_BASE,
  167. edma_channel.slot, (u32)edma_src);
  168. edma3_set_dest_addr(KS2_EDMA0_BASE,
  169. edma_channel.slot, (u32)dst);
  170. while (edma3_check_for_transfer(KS2_EDMA0_BASE,
  171. &edma_channel))
  172. udelay(10);
  173. }
  174. }
  175. qedma3_stop(KS2_EDMA0_BASE, &edma_channel);
  176. /* restore the SES MPAX regs */
  177. if (cpu_is_k2g())
  178. msmc_set_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
  179. else
  180. msmc_set_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
  181. }
  182. static void ddr3_ecc_init_range(u32 base)
  183. {
  184. u32 ecc_val = KS2_DDR3_ECC_EN;
  185. u32 rmw = ddr3_ecc_support_rmw(base);
  186. if (rmw)
  187. ecc_val |= KS2_DDR3_ECC_RMW_EN;
  188. __raw_writel(0, base + KS2_DDR3_ECC_ADDR_RANGE1_OFFSET);
  189. ddr3_ecc_config(base, ecc_val);
  190. }
  191. void ddr3_enable_ecc(u32 base, int test)
  192. {
  193. u32 ecc_val = KS2_DDR3_ECC_ENABLE;
  194. u32 rmw = ddr3_ecc_support_rmw(base);
  195. if (test)
  196. ecc_val |= KS2_DDR3_ECC_ADDR_RNG_1_EN;
  197. if (!rmw) {
  198. if (!test)
  199. /* by default, disable ecc when rmw = 0 and no
  200. ecc test */
  201. ecc_val = 0;
  202. } else {
  203. ecc_val |= KS2_DDR3_ECC_RMW_EN;
  204. }
  205. ddr3_ecc_config(base, ecc_val);
  206. }
  207. void ddr3_disable_ecc(u32 base)
  208. {
  209. ddr3_ecc_config(base, 0);
  210. }
  211. #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
  212. static void cic_init(u32 base)
  213. {
  214. /* Disable CIC global interrupts */
  215. __raw_writel(0, base + KS2_CIC_GLOBAL_ENABLE);
  216. /* Set to normal mode, no nesting, no priority hold */
  217. __raw_writel(0, base + KS2_CIC_CTRL);
  218. __raw_writel(0, base + KS2_CIC_HOST_CTRL);
  219. /* Enable CIC global interrupts */
  220. __raw_writel(1, base + KS2_CIC_GLOBAL_ENABLE);
  221. }
  222. static void cic_map_cic_to_gic(u32 base, u32 chan_num, u32 irq_num)
  223. {
  224. /* Map the system interrupt to a CIC channel */
  225. __raw_writeb(chan_num, base + KS2_CIC_CHAN_MAP(0) + irq_num);
  226. /* Enable CIC system interrupt */
  227. __raw_writel(irq_num, base + KS2_CIC_SYS_ENABLE_IDX_SET);
  228. /* Enable CIC Host interrupt */
  229. __raw_writel(chan_num, base + KS2_CIC_HOST_ENABLE_IDX_SET);
  230. }
  231. static void ddr3_map_ecc_cic2_irq(u32 base)
  232. {
  233. cic_init(base);
  234. cic_map_cic_to_gic(base, KS2_CIC2_DDR3_ECC_CHAN_NUM,
  235. KS2_CIC2_DDR3_ECC_IRQ_NUM);
  236. }
  237. #endif
  238. void ddr3_init_ecc(u32 base, u32 ddr3_size)
  239. {
  240. if (!ddr3_ecc_support_rmw(base)) {
  241. ddr3_disable_ecc(base);
  242. return;
  243. }
  244. ddr3_ecc_init_range(base);
  245. ddr3_reset_data(CONFIG_SYS_SDRAM_BASE, ddr3_size);
  246. /* mapping DDR3 ECC system interrupt from CIC2 to GIC */
  247. #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
  248. ddr3_map_ecc_cic2_irq(KS2_CIC2_BASE);
  249. #endif
  250. ddr3_enable_ecc(base, 0);
  251. }
  252. void ddr3_check_ecc_int(u32 base)
  253. {
  254. char *env;
  255. int ecc_test = 0;
  256. u32 value = __raw_readl(base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
  257. env = getenv("ecc_test");
  258. if (env)
  259. ecc_test = simple_strtol(env, NULL, 0);
  260. if (value & KS2_DDR3_WR_ECC_ERR_SYS)
  261. puts("DDR3 ECC write error interrupted\n");
  262. if (value & KS2_DDR3_2B_ECC_ERR_SYS) {
  263. puts("DDR3 ECC 2-bit error interrupted\n");
  264. if (!ecc_test) {
  265. puts("Reseting the device ...\n");
  266. reset_cpu(0);
  267. }
  268. }
  269. value = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  270. if (value) {
  271. printf("1-bit ECC err count: 0x%x\n", value);
  272. value = __raw_readl(base +
  273. KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET);
  274. printf("1-bit ECC err address log: 0x%x\n", value);
  275. }
  276. }
  277. void ddr3_reset_ddrphy(void)
  278. {
  279. u32 tmp;
  280. /* Assert DDR3A PHY reset */
  281. tmp = readl(KS2_DDR3APLLCTL1);
  282. tmp |= KS2_DDR3_PLLCTRL_PHY_RESET;
  283. writel(tmp, KS2_DDR3APLLCTL1);
  284. /* wait 10us to catch the reset */
  285. udelay(10);
  286. /* Release DDR3A PHY reset */
  287. tmp = readl(KS2_DDR3APLLCTL1);
  288. tmp &= ~KS2_DDR3_PLLCTRL_PHY_RESET;
  289. __raw_writel(tmp, KS2_DDR3APLLCTL1);
  290. }
  291. #ifdef CONFIG_SOC_K2HK
  292. /**
  293. * ddr3_reset_workaround - reset workaround in case if leveling error
  294. * detected for PG 1.0 and 1.1 k2hk SoCs
  295. */
  296. void ddr3_err_reset_workaround(void)
  297. {
  298. unsigned int tmp;
  299. unsigned int tmp_a;
  300. unsigned int tmp_b;
  301. /*
  302. * Check for PGSR0 error bits of DDR3 PHY.
  303. * Check for WLERR, QSGERR, WLAERR,
  304. * RDERR, WDERR, REERR, WEERR error to see if they are set or not
  305. */
  306. tmp_a = __raw_readl(KS2_DDR3A_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
  307. tmp_b = __raw_readl(KS2_DDR3B_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
  308. if (((tmp_a & 0x0FE00000) != 0) || ((tmp_b & 0x0FE00000) != 0)) {
  309. printf("DDR Leveling Error Detected!\n");
  310. printf("DDR3A PGSR0 = 0x%x\n", tmp_a);
  311. printf("DDR3B PGSR0 = 0x%x\n", tmp_b);
  312. /*
  313. * Write Keys to KICK registers to enable writes to registers
  314. * in boot config space
  315. */
  316. __raw_writel(KS2_KICK0_MAGIC, KS2_KICK0);
  317. __raw_writel(KS2_KICK1_MAGIC, KS2_KICK1);
  318. /*
  319. * Move DDR3A Module out of reset isolation by setting
  320. * MDCTL23[12] = 0
  321. */
  322. tmp_a = __raw_readl(KS2_PSC_BASE +
  323. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
  324. tmp_a = PSC_REG_MDCTL_SET_RESET_ISO(tmp_a, 0);
  325. __raw_writel(tmp_a, KS2_PSC_BASE +
  326. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
  327. /*
  328. * Move DDR3B Module out of reset isolation by setting
  329. * MDCTL24[12] = 0
  330. */
  331. tmp_b = __raw_readl(KS2_PSC_BASE +
  332. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
  333. tmp_b = PSC_REG_MDCTL_SET_RESET_ISO(tmp_b, 0);
  334. __raw_writel(tmp_b, KS2_PSC_BASE +
  335. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
  336. /*
  337. * Write 0x5A69 Key to RSTCTRL[15:0] to unlock writes
  338. * to RSTCTRL and RSTCFG
  339. */
  340. tmp = __raw_readl(KS2_RSTCTRL);
  341. tmp &= KS2_RSTCTRL_MASK;
  342. tmp |= KS2_RSTCTRL_KEY;
  343. __raw_writel(tmp, KS2_RSTCTRL);
  344. /*
  345. * Set PLL Controller to drive hard reset on SW trigger by
  346. * setting RSTCFG[13] = 0
  347. */
  348. tmp = __raw_readl(KS2_RSTCTRL_RSCFG);
  349. tmp &= ~KS2_RSTYPE_PLL_SOFT;
  350. __raw_writel(tmp, KS2_RSTCTRL_RSCFG);
  351. reset_cpu(0);
  352. }
  353. }
  354. #endif