cpu.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * (C) Copyright 2006-2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _CPU_H
  10. #define _CPU_H
  11. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  12. #include <asm/types.h>
  13. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  14. #include <asm/arch/hardware.h>
  15. #ifndef __KERNEL_STRICT_NAMES
  16. #ifndef __ASSEMBLY__
  17. #include <asm/ti-common/omap_wdt.h>
  18. struct gptimer {
  19. u32 tidr; /* 0x00 r */
  20. u8 res1[0xc];
  21. u32 tiocp_cfg; /* 0x10 rw */
  22. u8 res2[0x10];
  23. u32 tisr_raw; /* 0x24 r */
  24. u32 tisr; /* 0x28 rw */
  25. u32 tier; /* 0x2c rw */
  26. u32 ticr; /* 0x30 rw */
  27. u32 twer; /* 0x34 rw */
  28. u32 tclr; /* 0x38 rw */
  29. u32 tcrr; /* 0x3c rw */
  30. u32 tldr; /* 0x40 rw */
  31. u32 ttgr; /* 0x44 rw */
  32. u32 twpc; /* 0x48 r */
  33. u32 tmar; /* 0x4c rw */
  34. u32 tcar1; /* 0x50 r */
  35. u32 tcicr; /* 0x54 rw */
  36. u32 tcar2; /* 0x58 r */
  37. };
  38. #endif /* __ASSEMBLY__ */
  39. #endif /* __KERNEL_STRICT_NAMES */
  40. /* enable sys_clk NO-prescale /1 */
  41. #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0))
  42. #define WDT_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
  43. /* Watchdog */
  44. #ifndef __KERNEL_STRICT_NAMES
  45. #ifndef __ASSEMBLY__
  46. struct watchdog {
  47. u8 res1[0x34];
  48. u32 wwps; /* 0x34 r */
  49. u8 res2[0x10];
  50. u32 wspr; /* 0x48 rw */
  51. };
  52. #endif /* __ASSEMBLY__ */
  53. #endif /* __KERNEL_STRICT_NAMES */
  54. #define WD_UNLOCK1 0xAAAA
  55. #define WD_UNLOCK2 0x5555
  56. #define TCLR_ST (0x1 << 0)
  57. #define TCLR_AR (0x1 << 1)
  58. #define TCLR_PRE (0x1 << 5)
  59. /* I2C base */
  60. #define I2C_BASE1 (OMAP54XX_L4_PER_BASE + 0x70000)
  61. #define I2C_BASE2 (OMAP54XX_L4_PER_BASE + 0x72000)
  62. #define I2C_BASE3 (OMAP54XX_L4_PER_BASE + 0x60000)
  63. #define I2C_BASE4 (OMAP54XX_L4_PER_BASE + 0x7A000)
  64. #define I2C_BASE5 (OMAP54XX_L4_PER_BASE + 0x7C000)
  65. /* MUSB base */
  66. #define MUSB_BASE (OMAP54XX_L4_CORE_BASE + 0xAB000)
  67. /* OMAP4 GPIO registers */
  68. #define OMAP_GPIO_REVISION 0x0000
  69. #define OMAP_GPIO_SYSCONFIG 0x0010
  70. #define OMAP_GPIO_SYSSTATUS 0x0114
  71. #define OMAP_GPIO_IRQSTATUS1 0x0118
  72. #define OMAP_GPIO_IRQSTATUS2 0x0128
  73. #define OMAP_GPIO_IRQENABLE2 0x012c
  74. #define OMAP_GPIO_IRQENABLE1 0x011c
  75. #define OMAP_GPIO_WAKE_EN 0x0120
  76. #define OMAP_GPIO_CTRL 0x0130
  77. #define OMAP_GPIO_OE 0x0134
  78. #define OMAP_GPIO_DATAIN 0x0138
  79. #define OMAP_GPIO_DATAOUT 0x013c
  80. #define OMAP_GPIO_LEVELDETECT0 0x0140
  81. #define OMAP_GPIO_LEVELDETECT1 0x0144
  82. #define OMAP_GPIO_RISINGDETECT 0x0148
  83. #define OMAP_GPIO_FALLINGDETECT 0x014c
  84. #define OMAP_GPIO_DEBOUNCE_EN 0x0150
  85. #define OMAP_GPIO_DEBOUNCE_VAL 0x0154
  86. #define OMAP_GPIO_CLEARIRQENABLE1 0x0160
  87. #define OMAP_GPIO_SETIRQENABLE1 0x0164
  88. #define OMAP_GPIO_CLEARWKUENA 0x0180
  89. #define OMAP_GPIO_SETWKUENA 0x0184
  90. #define OMAP_GPIO_CLEARDATAOUT 0x0190
  91. #define OMAP_GPIO_SETDATAOUT 0x0194
  92. /*
  93. * PRCM
  94. */
  95. /* PRM */
  96. #define PRM_BASE 0x4AE06000
  97. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  98. #define PRM_RSTCTRL PRM_DEVICE_BASE
  99. #define PRM_RSTCTRL_RESET 0x01
  100. #define PRM_RSTST (PRM_DEVICE_BASE + 0x4)
  101. #define PRM_RSTST_WARM_RESET_MASK 0x7FEA
  102. /* DRA7XX CPSW Config space */
  103. #define CPSW_BASE 0x48484000
  104. #define CPSW_MDIO_BASE 0x48485000
  105. /* gmii_sel register defines */
  106. #define GMII1_SEL_MII 0x0
  107. #define GMII1_SEL_RMII 0x1
  108. #define GMII1_SEL_RGMII 0x2
  109. #define GMII2_SEL_MII (GMII1_SEL_MII << 4)
  110. #define GMII2_SEL_RMII (GMII1_SEL_RMII << 4)
  111. #define GMII2_SEL_RGMII (GMII1_SEL_RGMII << 4)
  112. #define MII_MODE_ENABLE (GMII1_SEL_MII | GMII2_SEL_MII)
  113. #define RMII_MODE_ENABLE (GMII1_SEL_RMII | GMII2_SEL_RMII)
  114. #define RGMII_MODE_ENABLE (GMII1_SEL_RGMII | GMII2_SEL_RGMII)
  115. #endif /* _CPU_H */