ls2085ardb.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <errno.h>
  9. #include <netdev.h>
  10. #include <fsl_ifc.h>
  11. #include <fsl_ddr.h>
  12. #include <asm/io.h>
  13. #include <hwconfig.h>
  14. #include <fdt_support.h>
  15. #include <libfdt.h>
  16. #include <fsl_debug_server.h>
  17. #include <fsl-mc/fsl_mc.h>
  18. #include <environment.h>
  19. #include <i2c.h>
  20. #include <asm/arch-fsl-lsch3/soc.h>
  21. #include "../common/qixis.h"
  22. #include "ls2085ardb_qixis.h"
  23. #define PIN_MUX_SEL_SDHC 0x00
  24. #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
  25. DECLARE_GLOBAL_DATA_PTR;
  26. enum {
  27. MUX_TYPE_SDHC,
  28. };
  29. unsigned long long get_qixis_addr(void)
  30. {
  31. unsigned long long addr;
  32. if (gd->flags & GD_FLG_RELOC)
  33. addr = QIXIS_BASE_PHYS;
  34. else
  35. addr = QIXIS_BASE_PHYS_EARLY;
  36. /*
  37. * IFC address under 256MB is mapped to 0x30000000, any address above
  38. * is mapped to 0x5_10000000 up to 4GB.
  39. */
  40. addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
  41. return addr;
  42. }
  43. int checkboard(void)
  44. {
  45. u8 sw;
  46. char buf[15];
  47. cpu_name(buf);
  48. printf("Board: %s-RDB, ", buf);
  49. sw = QIXIS_READ(arch);
  50. printf("Board Arch: V%d, ", sw >> 4);
  51. printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
  52. sw = QIXIS_READ(brdcfg[0]);
  53. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  54. if (sw < 0x8)
  55. printf("vBank: %d\n", sw);
  56. else if (sw == 0x9)
  57. puts("NAND\n");
  58. else
  59. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  60. printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
  61. puts("SERDES1 Reference : ");
  62. printf("Clock1 = 156.25MHz ");
  63. printf("Clock2 = 156.25MHz");
  64. puts("\nSERDES2 Reference : ");
  65. printf("Clock1 = 100MHz ");
  66. printf("Clock2 = 100MHz\n");
  67. return 0;
  68. }
  69. unsigned long get_board_sys_clk(void)
  70. {
  71. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  72. switch (sysclk_conf & 0x0F) {
  73. case QIXIS_SYSCLK_83:
  74. return 83333333;
  75. case QIXIS_SYSCLK_100:
  76. return 100000000;
  77. case QIXIS_SYSCLK_125:
  78. return 125000000;
  79. case QIXIS_SYSCLK_133:
  80. return 133333333;
  81. case QIXIS_SYSCLK_150:
  82. return 150000000;
  83. case QIXIS_SYSCLK_160:
  84. return 160000000;
  85. case QIXIS_SYSCLK_166:
  86. return 166666666;
  87. }
  88. return 66666666;
  89. }
  90. int select_i2c_ch_pca9547(u8 ch)
  91. {
  92. int ret;
  93. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  94. if (ret) {
  95. puts("PCA: failed to select proper channel\n");
  96. return ret;
  97. }
  98. return 0;
  99. }
  100. int board_init(void)
  101. {
  102. init_final_memctl_regs();
  103. #ifdef CONFIG_ENV_IS_NOWHERE
  104. gd->env_addr = (ulong)&default_environment[0];
  105. #endif
  106. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  107. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
  108. return 0;
  109. }
  110. int board_early_init_f(void)
  111. {
  112. fsl_lsch3_early_init_f();
  113. return 0;
  114. }
  115. int config_board_mux(int ctrl_type)
  116. {
  117. u8 reg5;
  118. reg5 = QIXIS_READ(brdcfg[5]);
  119. switch (ctrl_type) {
  120. case MUX_TYPE_SDHC:
  121. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
  122. break;
  123. default:
  124. printf("Wrong mux interface type\n");
  125. return -1;
  126. }
  127. QIXIS_WRITE(brdcfg[5], reg5);
  128. return 0;
  129. }
  130. int misc_init_r(void)
  131. {
  132. if (hwconfig("sdhc"))
  133. config_board_mux(MUX_TYPE_SDHC);
  134. return 0;
  135. }
  136. void detail_board_ddr_info(void)
  137. {
  138. puts("\nDDR ");
  139. print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
  140. print_ddr_info(0);
  141. if (gd->bd->bi_dram[2].size) {
  142. puts("\nDP-DDR ");
  143. print_size(gd->bd->bi_dram[2].size, "");
  144. print_ddr_info(CONFIG_DP_DDR_CTRL);
  145. }
  146. }
  147. int dram_init(void)
  148. {
  149. gd->ram_size = initdram(0);
  150. return 0;
  151. }
  152. #if defined(CONFIG_ARCH_MISC_INIT)
  153. int arch_misc_init(void)
  154. {
  155. #ifdef CONFIG_FSL_DEBUG_SERVER
  156. debug_server_init();
  157. #endif
  158. return 0;
  159. }
  160. #endif
  161. unsigned long get_dram_size_to_hide(void)
  162. {
  163. unsigned long dram_to_hide = 0;
  164. /* Carve the Debug Server private DRAM block from the end of DRAM */
  165. #ifdef CONFIG_FSL_DEBUG_SERVER
  166. dram_to_hide += debug_server_get_dram_block_size();
  167. #endif
  168. /* Carve the MC private DRAM block from the end of DRAM */
  169. #ifdef CONFIG_FSL_MC_ENET
  170. dram_to_hide += mc_get_dram_block_size();
  171. #endif
  172. return dram_to_hide;
  173. }
  174. #ifdef CONFIG_FSL_MC_ENET
  175. void fdt_fixup_board_enet(void *fdt)
  176. {
  177. int offset;
  178. offset = fdt_path_offset(fdt, "/fsl-mc");
  179. if (offset < 0)
  180. offset = fdt_path_offset(fdt, "/fsl,dprc@0");
  181. if (offset < 0) {
  182. printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
  183. __func__, offset);
  184. return;
  185. }
  186. if (get_mc_boot_status() == 0)
  187. fdt_status_okay(fdt, offset);
  188. else
  189. fdt_status_fail(fdt, offset);
  190. }
  191. #endif
  192. #ifdef CONFIG_OF_BOARD_SETUP
  193. int ft_board_setup(void *blob, bd_t *bd)
  194. {
  195. phys_addr_t base;
  196. phys_size_t size;
  197. ft_cpu_setup(blob, bd);
  198. /* limit the memory size to bank 1 until Linux can handle 40-bit PA */
  199. base = getenv_bootm_low();
  200. size = getenv_bootm_size();
  201. fdt_fixup_memory(blob, (u64)base, (u64)size);
  202. #ifdef CONFIG_FSL_MC_ENET
  203. fdt_fixup_board_enet(blob);
  204. fsl_mc_ldpaa_exit(bd);
  205. #endif
  206. return 0;
  207. }
  208. #endif
  209. void qixis_dump_switch(void)
  210. {
  211. int i, nr_of_cfgsw;
  212. QIXIS_WRITE(cms[0], 0x00);
  213. nr_of_cfgsw = QIXIS_READ(cms[1]);
  214. puts("DIP switch settings dump:\n");
  215. for (i = 1; i <= nr_of_cfgsw; i++) {
  216. QIXIS_WRITE(cms[0], i);
  217. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  218. }
  219. }
  220. /*
  221. * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
  222. * Both slots has 0x54, resulting 2nd slot unusable.
  223. */
  224. void update_spd_address(unsigned int ctrl_num,
  225. unsigned int slot,
  226. unsigned int *addr)
  227. {
  228. u8 sw;
  229. sw = QIXIS_READ(arch);
  230. if ((sw & 0xf) < 0x3) {
  231. if (ctrl_num == 1 && slot == 0)
  232. *addr = SPD_EEPROM_ADDRESS4;
  233. else if (ctrl_num == 1 && slot == 1)
  234. *addr = SPD_EEPROM_ADDRESS3;
  235. }
  236. }