pinctrl_qca953x.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <asm/io.h>
  10. #include <dm/pinctrl.h>
  11. #include <mach/ar71xx_regs.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. enum periph_id {
  14. PERIPH_ID_UART0,
  15. PERIPH_ID_SPI0,
  16. PERIPH_ID_NONE = -1,
  17. };
  18. struct qca953x_pinctrl_priv {
  19. void __iomem *regs;
  20. };
  21. static void pinctrl_qca953x_spi_config(struct qca953x_pinctrl_priv *priv, int cs)
  22. {
  23. switch (cs) {
  24. case 0:
  25. clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
  26. QCA953X_GPIO(5) | QCA953X_GPIO(6) |
  27. QCA953X_GPIO(7), QCA953X_GPIO(8));
  28. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC1,
  29. QCA953X_GPIO_MUX_MASK(8) |
  30. QCA953X_GPIO_MUX_MASK(16) |
  31. QCA953X_GPIO_MUX_MASK(24),
  32. (QCA953X_GPIO_OUT_MUX_SPI_CS0 << 8) |
  33. (QCA953X_GPIO_OUT_MUX_SPI_CLK << 16) |
  34. (QCA953X_GPIO_OUT_MUX_SPI_MOSI << 24));
  35. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
  36. QCA953X_GPIO_MUX_MASK(0),
  37. QCA953X_GPIO_IN_MUX_SPI_DATA_IN);
  38. setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
  39. QCA953X_GPIO(8));
  40. break;
  41. }
  42. }
  43. static void pinctrl_qca953x_uart_config(struct qca953x_pinctrl_priv *priv, int uart_id)
  44. {
  45. switch (uart_id) {
  46. case PERIPH_ID_UART0:
  47. clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
  48. QCA953X_GPIO(9), QCA953X_GPIO(10));
  49. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC2,
  50. QCA953X_GPIO_MUX_MASK(16),
  51. QCA953X_GPIO_OUT_MUX_UART0_SOUT << 16);
  52. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
  53. QCA953X_GPIO_MUX_MASK(8),
  54. QCA953X_GPIO_IN_MUX_UART0_SIN << 8);
  55. setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
  56. QCA953X_GPIO(10));
  57. break;
  58. }
  59. }
  60. static int qca953x_pinctrl_request(struct udevice *dev, int func, int flags)
  61. {
  62. struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
  63. debug("%s: func=%x, flags=%x\n", __func__, func, flags);
  64. switch (func) {
  65. case PERIPH_ID_SPI0:
  66. pinctrl_qca953x_spi_config(priv, flags);
  67. break;
  68. case PERIPH_ID_UART0:
  69. pinctrl_qca953x_uart_config(priv, func);
  70. break;
  71. default:
  72. return -EINVAL;
  73. }
  74. return 0;
  75. }
  76. static int qca953x_pinctrl_get_periph_id(struct udevice *dev,
  77. struct udevice *periph)
  78. {
  79. u32 cell[2];
  80. int ret;
  81. ret = fdtdec_get_int_array(gd->fdt_blob, periph->of_offset,
  82. "interrupts", cell, ARRAY_SIZE(cell));
  83. if (ret < 0)
  84. return -EINVAL;
  85. switch (cell[0]) {
  86. case 128:
  87. return PERIPH_ID_UART0;
  88. case 129:
  89. return PERIPH_ID_SPI0;
  90. }
  91. return -ENOENT;
  92. }
  93. static int qca953x_pinctrl_set_state_simple(struct udevice *dev,
  94. struct udevice *periph)
  95. {
  96. int func;
  97. func = qca953x_pinctrl_get_periph_id(dev, periph);
  98. if (func < 0)
  99. return func;
  100. return qca953x_pinctrl_request(dev, func, 0);
  101. }
  102. static struct pinctrl_ops qca953x_pinctrl_ops = {
  103. .set_state_simple = qca953x_pinctrl_set_state_simple,
  104. .request = qca953x_pinctrl_request,
  105. .get_periph_id = qca953x_pinctrl_get_periph_id,
  106. };
  107. static int qca953x_pinctrl_probe(struct udevice *dev)
  108. {
  109. struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
  110. fdt_addr_t addr;
  111. addr = dev_get_addr(dev);
  112. if (addr == FDT_ADDR_T_NONE)
  113. return -EINVAL;
  114. priv->regs = map_physmem(addr,
  115. AR71XX_GPIO_SIZE,
  116. MAP_NOCACHE);
  117. return 0;
  118. }
  119. static const struct udevice_id qca953x_pinctrl_ids[] = {
  120. { .compatible = "qca,qca953x-pinctrl" },
  121. { }
  122. };
  123. U_BOOT_DRIVER(pinctrl_qca953x) = {
  124. .name = "pinctrl_qca953x",
  125. .id = UCLASS_PINCTRL,
  126. .of_match = qca953x_pinctrl_ids,
  127. .priv_auto_alloc_size = sizeof(struct qca953x_pinctrl_priv),
  128. .ops = &qca953x_pinctrl_ops,
  129. .probe = qca953x_pinctrl_probe,
  130. };