xilinx_ll_temac_sdma.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Xilinx xps_ll_temac ethernet driver for u-boot
  3. *
  4. * SDMA sub-controller interface
  5. *
  6. * Copyright (C) 2011 - 2012 Stephan Linz <linz@li-pro.net>
  7. * Copyright (C) 2008 - 2011 Michal Simek <monstr@monstr.eu>
  8. * Copyright (C) 2008 - 2011 PetaLogix
  9. *
  10. * Based on Yoshio Kashiwagi kashiwagi@co-nss.co.jp driver
  11. * Copyright (C) 2008 Nissin Systems Co.,Ltd.
  12. * March 2008 created
  13. *
  14. * SPDX-License-Identifier: GPL-2.0+
  15. *
  16. * [0]: http://www.xilinx.com/support/documentation
  17. *
  18. * [S]: [0]/ip_documentation/xps_ll_temac.pdf
  19. * [A]: [0]/application_notes/xapp1041.pdf
  20. */
  21. #ifndef _XILINX_LL_TEMAC_SDMA_
  22. #define _XILINX_LL_TEMAC_SDMA_
  23. #include <net.h>
  24. #include <asm/types.h>
  25. #include <asm/byteorder.h>
  26. #include <linux/compiler.h>
  27. #if !defined(__BIG_ENDIAN)
  28. # error LL_TEMAC requires big endianess
  29. #endif
  30. /*
  31. * DMA Buffer Descriptor for CDMAC
  32. *
  33. * Used for data connection from and to (Rx/Tx) the LocalLink (LL) TEMAC via
  34. * the Communications Direct Memory Access Controller (CDMAC) -- one for each.
  35. *
  36. * overview:
  37. * ftp://ftp.xilinx.com/pub/documentation/misc/mpmc_getting_started.pdf
  38. *
  39. * [1]: [0]/ip_documentation/mpmc.pdf
  40. * page 140, DMA Operation Descriptors
  41. *
  42. * [2]: [0]/user_guides/ug200.pdf
  43. * page 229, DMA Controller -- Descriptor Format
  44. *
  45. * [3]: [0]/ip_documentation/xps_ll_temac.pdf
  46. * page 72, Transmit LocalLink Frame Format
  47. * page 73, Receive LocalLink Frame Format
  48. */
  49. struct cdmac_bd {
  50. struct cdmac_bd *next_p; /* Next Descriptor Pointer */
  51. u8 *phys_buf_p; /* Buffer Address */
  52. u32 buf_len; /* Buffer Length */
  53. union {
  54. u8 stctrl; /* Status/Control the DMA transfer */
  55. u32 app[5]; /* application specific data */
  56. } __packed __aligned(1) sca;
  57. };
  58. /* CDMAC Descriptor Status and Control (stctrl), [1] p140, [2] p230 */
  59. #define CDMAC_BD_STCTRL_ERROR (1 << 7)
  60. #define CDMAC_BD_STCTRL_IRQ_ON_END (1 << 6)
  61. #define CDMAC_BD_STCTRL_STOP_ON_END (1 << 5)
  62. #define CDMAC_BD_STCTRL_COMPLETED (1 << 4)
  63. #define CDMAC_BD_STCTRL_SOP (1 << 3)
  64. #define CDMAC_BD_STCTRL_EOP (1 << 2)
  65. #define CDMAC_BD_STCTRL_DMACHBUSY (1 << 1)
  66. /* CDMAC Descriptor APP0: Transmit LocalLink Footer Word 3, [3] p72 */
  67. #define CDMAC_BD_APP0_TXCSCNTRL (1 << 0)
  68. /* CDMAC Descriptor APP1: Transmit LocalLink Footer Word 4, [3] p73 */
  69. #define CDMAC_BD_APP1_TXCSBEGIN_POS 16
  70. #define CDMAC_BD_APP1_TXCSBEGIN_MASK (0xFFFF << CDMAC_BD_APP1_TXCSBEGIN_POS)
  71. #define CDMAC_BD_APP1_TXCSINSERT_POS 0
  72. #define CDMAC_BD_APP1_TXCSINSERT_MASK (0xFFFF << CDMAC_BD_APP1_TXCSINSERT_POS)
  73. /* CDMAC Descriptor APP2: Transmit LocalLink Footer Word 5, [3] p73 */
  74. #define CDMAC_BD_APP2_TXCSINIT_POS 0
  75. #define CDMAC_BD_APP2_TXCSINIT_MASK (0xFFFF << CDMAC_BD_APP2_TXCSINIT_POS)
  76. /* CDMAC Descriptor APP0: Receive LocalLink Footer Word 3, [3] p73 */
  77. #define CDMAC_BD_APP0_MADDRU_POS 0
  78. #define CDMAC_BD_APP0_MADDRU_MASK (0xFFFF << CDMAC_BD_APP0_MADDRU_POS)
  79. /* CDMAC Descriptor APP1: Receive LocalLink Footer Word 4, [3] p74 */
  80. #define CDMAC_BD_APP1_MADDRL_POS 0
  81. #define CDMAC_BD_APP1_MADDRL_MASK (~0UL << CDMAC_BD_APP1_MADDRL_POS)
  82. /* CDMAC Descriptor APP2: Receive LocalLink Footer Word 5, [3] p74 */
  83. #define CDMAC_BD_APP2_BCAST_FRAME (1 << 2)
  84. #define CDMAC_BD_APP2_IPC_MCAST_FRAME (1 << 1)
  85. #define CDMAC_BD_APP2_MAC_MCAST_FRAME (1 << 0)
  86. /* CDMAC Descriptor APP3: Receive LocalLink Footer Word 6, [3] p74 */
  87. #define CDMAC_BD_APP3_TLTPID_POS 16
  88. #define CDMAC_BD_APP3_TLTPID_MASK (0xFFFF << CDMAC_BD_APP3_TLTPID_POS)
  89. #define CDMAC_BD_APP3_RXCSRAW_POS 0
  90. #define CDMAC_BD_APP3_RXCSRAW_MASK (0xFFFF << CDMAC_BD_APP3_RXCSRAW_POS)
  91. /* CDMAC Descriptor APP4: Receive LocalLink Footer Word 7, [3] p74 */
  92. #define CDMAC_BD_APP4_VLANTAG_POS 16
  93. #define CDMAC_BD_APP4_VLANTAG_MASK (0xFFFF << CDMAC_BD_APP4_VLANTAG_POS)
  94. #define CDMAC_BD_APP4_RXBYTECNT_POS 0
  95. #define CDMAC_BD_APP4_RXBYTECNT_MASK (0x3FFF << CDMAC_BD_APP4_RXBYTECNT_POS)
  96. /*
  97. * SDMA Register Definition
  98. *
  99. * [0]: http://www.xilinx.com/support/documentation
  100. *
  101. * [1]: [0]/ip_documentation/mpmc.pdf
  102. * page 54, SDMA Register Summary
  103. * page 160, SDMA Registers
  104. *
  105. * [2]: [0]/user_guides/ug200.pdf
  106. * page 244, DMA Controller -- Programming Interface and Registers
  107. */
  108. #define SDMA_CTRL_REGTYPE u32
  109. #define SDMA_CTRL_REGSIZE sizeof(SDMA_CTRL_REGTYPE)
  110. struct sdma_ctrl {
  111. /* Transmit Registers */
  112. SDMA_CTRL_REGTYPE tx_nxtdesc_ptr; /* TX Next Description Pointer */
  113. SDMA_CTRL_REGTYPE tx_curbuf_addr; /* TX Current Buffer Address */
  114. SDMA_CTRL_REGTYPE tx_curbuf_length; /* TX Current Buffer Length */
  115. SDMA_CTRL_REGTYPE tx_curdesc_ptr; /* TX Current Descriptor Pointer */
  116. SDMA_CTRL_REGTYPE tx_taildesc_ptr; /* TX Tail Descriptor Pointer */
  117. SDMA_CTRL_REGTYPE tx_chnl_ctrl; /* TX Channel Control */
  118. SDMA_CTRL_REGTYPE tx_irq_reg; /* TX Interrupt Register */
  119. SDMA_CTRL_REGTYPE tx_chnl_sts; /* TX Status Register */
  120. /* Receive Registers */
  121. SDMA_CTRL_REGTYPE rx_nxtdesc_ptr; /* RX Next Descriptor Pointer */
  122. SDMA_CTRL_REGTYPE rx_curbuf_addr; /* RX Current Buffer Address */
  123. SDMA_CTRL_REGTYPE rx_curbuf_length; /* RX Current Buffer Length */
  124. SDMA_CTRL_REGTYPE rx_curdesc_ptr; /* RX Current Descriptor Pointer */
  125. SDMA_CTRL_REGTYPE rx_taildesc_ptr; /* RX Tail Descriptor Pointer */
  126. SDMA_CTRL_REGTYPE rx_chnl_ctrl; /* RX Channel Control */
  127. SDMA_CTRL_REGTYPE rx_irq_reg; /* RX Interrupt Register */
  128. SDMA_CTRL_REGTYPE rx_chnl_sts; /* RX Status Register */
  129. /* Control Registers */
  130. SDMA_CTRL_REGTYPE dma_control_reg; /* DMA Control Register */
  131. };
  132. #define SDMA_CTRL_REGNUMS sizeof(struct sdma_ctrl)/SDMA_CTRL_REGSIZE
  133. /*
  134. * DMAC Register Index Enumeration
  135. *
  136. * [2]: http://www.xilinx.com/support/documentation/user_guides/ug200.pdf
  137. * page 244, DMA Controller -- Programming Interface and Registers
  138. */
  139. enum dmac_ctrl {
  140. /* Transmit Registers */
  141. TX_NXTDESC_PTR = 0, /* TX Next Description Pointer */
  142. TX_CURBUF_ADDR, /* TX Current Buffer Address */
  143. TX_CURBUF_LENGTH, /* TX Current Buffer Length */
  144. TX_CURDESC_PTR, /* TX Current Descriptor Pointer */
  145. TX_TAILDESC_PTR, /* TX Tail Descriptor Pointer */
  146. TX_CHNL_CTRL, /* TX Channel Control */
  147. TX_IRQ_REG, /* TX Interrupt Register */
  148. TX_CHNL_STS, /* TX Status Register */
  149. /* Receive Registers */
  150. RX_NXTDESC_PTR, /* RX Next Descriptor Pointer */
  151. RX_CURBUF_ADDR, /* RX Current Buffer Address */
  152. RX_CURBUF_LENGTH, /* RX Current Buffer Length */
  153. RX_CURDESC_PTR, /* RX Current Descriptor Pointer */
  154. RX_TAILDESC_PTR, /* RX Tail Descriptor Pointer */
  155. RX_CHNL_CTRL, /* RX Channel Control */
  156. RX_IRQ_REG, /* RX Interrupt Register */
  157. RX_CHNL_STS, /* RX Status Register */
  158. /* Control Registers */
  159. DMA_CONTROL_REG /* DMA Control Register */
  160. };
  161. /* Rx/Tx Channel Control Register (*_chnl_ctrl), [1] p163, [2] p246/p252 */
  162. #define CHNL_CTRL_ITO_POS 24
  163. #define CHNL_CTRL_ITO_MASK (0xFF << CHNL_CTRL_ITO_POS)
  164. #define CHNL_CTRL_IC_POS 16
  165. #define CHNL_CTRL_IC_MASK (0xFF << CHNL_CTRL_IC_POS)
  166. #define CHNL_CTRL_MSBADDR_POS 12
  167. #define CHNL_CTRL_MSBADDR_MASK (0xF << CHNL_CTRL_MSBADDR_POS)
  168. #define CHNL_CTRL_AME (1 << 11)
  169. #define CHNL_CTRL_OBWC (1 << 10)
  170. #define CHNL_CTRL_IOE (1 << 9)
  171. #define CHNL_CTRL_LIC (1 << 8)
  172. #define CHNL_CTRL_IE (1 << 7)
  173. #define CHNL_CTRL_IEE (1 << 2)
  174. #define CHNL_CTRL_IDE (1 << 1)
  175. #define CHNL_CTRL_ICE (1 << 0)
  176. /* All interrupt enable bits */
  177. #define CHNL_CTRL_IRQ_MASK (CHNL_CTRL_IE | \
  178. CHNL_CTRL_IEE | \
  179. CHNL_CTRL_IDE | \
  180. CHNL_CTRL_ICE)
  181. /* Rx/Tx Interrupt Status Register (*_irq_reg), [1] p164, [2] p247/p253 */
  182. #define IRQ_REG_DTV_POS 24
  183. #define IRQ_REG_DTV_MASK (0xFF << IRQ_REG_DTV_POS)
  184. #define IRQ_REG_CCV_POS 16
  185. #define IRQ_REG_CCV_MASK (0xFF << IRQ_REG_CCV_POS)
  186. #define IRQ_REG_WRCQ_EMPTY (1 << 14)
  187. #define IRQ_REG_CIC_POS 10
  188. #define IRQ_REG_CIC_MASK (0xF << IRQ_REG_CIC_POS)
  189. #define IRQ_REG_DIC_POS 8
  190. #define IRQ_REG_DIC_MASK (3 << 8)
  191. #define IRQ_REG_PLB_RD_NMI (1 << 4)
  192. #define IRQ_REG_PLB_WR_NMI (1 << 3)
  193. #define IRQ_REG_EI (1 << 2)
  194. #define IRQ_REG_DI (1 << 1)
  195. #define IRQ_REG_CI (1 << 0)
  196. /* All interrupt bits */
  197. #define IRQ_REG_IRQ_MASK (IRQ_REG_PLB_RD_NMI | \
  198. IRQ_REG_PLB_WR_NMI | \
  199. IRQ_REG_EI | IRQ_REG_DI | IRQ_REG_CI)
  200. /* Rx/Tx Channel Status Register (*_chnl_sts), [1] p165, [2] p249/p255 */
  201. #define CHNL_STS_ERROR_TAIL (1 << 21)
  202. #define CHNL_STS_ERROR_CMP (1 << 20)
  203. #define CHNL_STS_ERROR_ADDR (1 << 19)
  204. #define CHNL_STS_ERROR_NXTP (1 << 18)
  205. #define CHNL_STS_ERROR_CURP (1 << 17)
  206. #define CHNL_STS_ERROR_BSYWR (1 << 16)
  207. #define CHNL_STS_ERROR (1 << 7)
  208. #define CHNL_STS_IOE (1 << 6)
  209. #define CHNL_STS_SOE (1 << 5)
  210. #define CHNL_STS_CMPLT (1 << 4)
  211. #define CHNL_STS_SOP (1 << 3)
  212. #define CHNL_STS_EOP (1 << 2)
  213. #define CHNL_STS_EBUSY (1 << 1)
  214. /* DMA Control Register (dma_control_reg), [1] p166, [2] p256 */
  215. #define DMA_CONTROL_PLBED (1 << 5)
  216. #define DMA_CONTROL_RXOCEID (1 << 4)
  217. #define DMA_CONTROL_TXOCEID (1 << 3)
  218. #define DMA_CONTROL_TPE (1 << 2)
  219. #define DMA_CONTROL_RESET (1 << 0)
  220. #if defined(CONFIG_XILINX_440) || defined(CONFIG_XILINX_405)
  221. /* Xilinx Device Control Register (DCR) in/out accessors */
  222. unsigned ll_temac_xldcr_in32(phys_addr_t addr);
  223. void ll_temac_xldcr_out32(phys_addr_t addr, unsigned value);
  224. /* collect all register addresses for Xilinx DCR in/out accessors */
  225. void ll_temac_collect_xldcr_sdma_reg_addr(struct eth_device *dev);
  226. #endif /* CONFIG_XILINX_440 || CONFIG_XILINX_405 */
  227. /* Xilinx Processor Local Bus (PLB) in/out accessors */
  228. unsigned ll_temac_xlplb_in32(phys_addr_t base);
  229. void ll_temac_xlplb_out32(phys_addr_t base, unsigned value);
  230. /* collect all register addresses for Xilinx PLB in/out accessors */
  231. void ll_temac_collect_xlplb_sdma_reg_addr(struct eth_device *dev);
  232. /* initialize both Rx/Tx buffer descriptors */
  233. int ll_temac_init_sdma(struct eth_device *dev);
  234. /* halt both Rx/Tx transfers */
  235. int ll_temac_halt_sdma(struct eth_device *dev);
  236. /* reset SDMA and IRQ, disable interrupts and errors */
  237. int ll_temac_reset_sdma(struct eth_device *dev);
  238. /* receive buffered data from SDMA (polling ISR) */
  239. int ll_temac_recv_sdma(struct eth_device *dev);
  240. /* send buffered data to SDMA */
  241. int ll_temac_send_sdma(struct eth_device *dev, void *packet, int length);
  242. #endif /* _XILINX_LL_TEMAC_SDMA_ */