realtek.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * RealTek PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011, 2015 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. * Copyright 2016 Karsten Merker <merker@debian.org>
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <phy.h>
  13. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  14. /* RTL8211x 1000BASE-T Control Register */
  15. #define MIIM_RTL8211x_CTRL1000T_MSCE (1 << 12);
  16. #define MIIM_RTL8211X_CTRL1000T_MASTER (1 << 11);
  17. /* RTL8211x PHY Status Register */
  18. #define MIIM_RTL8211x_PHY_STATUS 0x11
  19. #define MIIM_RTL8211x_PHYSTAT_SPEED 0xc000
  20. #define MIIM_RTL8211x_PHYSTAT_GBIT 0x8000
  21. #define MIIM_RTL8211x_PHYSTAT_100 0x4000
  22. #define MIIM_RTL8211x_PHYSTAT_DUPLEX 0x2000
  23. #define MIIM_RTL8211x_PHYSTAT_SPDDONE 0x0800
  24. #define MIIM_RTL8211x_PHYSTAT_LINK 0x0400
  25. /* RTL8211x PHY Interrupt Enable Register */
  26. #define MIIM_RTL8211x_PHY_INER 0x12
  27. #define MIIM_RTL8211x_PHY_INTR_ENA 0x9f01
  28. #define MIIM_RTL8211x_PHY_INTR_DIS 0x0000
  29. /* RTL8211x PHY Interrupt Status Register */
  30. #define MIIM_RTL8211x_PHY_INSR 0x13
  31. /* RTL8211F PHY Status Register */
  32. #define MIIM_RTL8211F_PHY_STATUS 0x1a
  33. #define MIIM_RTL8211F_AUTONEG_ENABLE 0x1000
  34. #define MIIM_RTL8211F_PHYSTAT_SPEED 0x0030
  35. #define MIIM_RTL8211F_PHYSTAT_GBIT 0x0020
  36. #define MIIM_RTL8211F_PHYSTAT_100 0x0010
  37. #define MIIM_RTL8211F_PHYSTAT_DUPLEX 0x0008
  38. #define MIIM_RTL8211F_PHYSTAT_SPDDONE 0x0800
  39. #define MIIM_RTL8211F_PHYSTAT_LINK 0x0004
  40. #define MIIM_RTL8211F_PAGE_SELECT 0x1f
  41. #define MIIM_RTL8211F_TX_DELAY 0x100
  42. #define MIIM_RTL8211F_LCR 0x10
  43. /* RealTek RTL8211x */
  44. static int rtl8211x_config(struct phy_device *phydev)
  45. {
  46. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  47. /* mask interrupt at init; if the interrupt is
  48. * needed indeed, it should be explicitly enabled
  49. */
  50. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER,
  51. MIIM_RTL8211x_PHY_INTR_DIS);
  52. #ifdef CONFIG_RTL8211X_PHY_FORCE_MASTER
  53. unsigned int reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_CTRL1000);
  54. /* force manual master/slave configuration */
  55. reg |= MIIM_RTL8211x_CTRL1000T_MSCE;
  56. /* force master mode */
  57. reg |= MIIM_RTL8211X_CTRL1000T_MASTER;
  58. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, reg);
  59. #endif
  60. /* read interrupt status just to clear it */
  61. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER);
  62. genphy_config_aneg(phydev);
  63. return 0;
  64. }
  65. static int rtl8211f_config(struct phy_device *phydev)
  66. {
  67. u16 reg;
  68. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  69. if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
  70. /* enable TXDLY */
  71. phy_write(phydev, MDIO_DEVAD_NONE,
  72. MIIM_RTL8211F_PAGE_SELECT, 0xd08);
  73. reg = phy_read(phydev, MDIO_DEVAD_NONE, 0x11);
  74. reg |= MIIM_RTL8211F_TX_DELAY;
  75. phy_write(phydev, MDIO_DEVAD_NONE, 0x11, reg);
  76. /* restore to default page 0 */
  77. phy_write(phydev, MDIO_DEVAD_NONE,
  78. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  79. }
  80. /* Set green LED for Link, yellow LED for Active */
  81. phy_write(phydev, MDIO_DEVAD_NONE,
  82. MIIM_RTL8211F_PAGE_SELECT, 0xd04);
  83. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x617f);
  84. phy_write(phydev, MDIO_DEVAD_NONE,
  85. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  86. genphy_config_aneg(phydev);
  87. return 0;
  88. }
  89. static int rtl8211x_parse_status(struct phy_device *phydev)
  90. {
  91. unsigned int speed;
  92. unsigned int mii_reg;
  93. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_STATUS);
  94. if (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  95. int i = 0;
  96. /* in case of timeout ->link is cleared */
  97. phydev->link = 1;
  98. puts("Waiting for PHY realtime link");
  99. while (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  100. /* Timeout reached ? */
  101. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  102. puts(" TIMEOUT !\n");
  103. phydev->link = 0;
  104. break;
  105. }
  106. if ((i++ % 1000) == 0)
  107. putc('.');
  108. udelay(1000); /* 1 ms */
  109. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  110. MIIM_RTL8211x_PHY_STATUS);
  111. }
  112. puts(" done\n");
  113. udelay(500000); /* another 500 ms (results in faster booting) */
  114. } else {
  115. if (mii_reg & MIIM_RTL8211x_PHYSTAT_LINK)
  116. phydev->link = 1;
  117. else
  118. phydev->link = 0;
  119. }
  120. if (mii_reg & MIIM_RTL8211x_PHYSTAT_DUPLEX)
  121. phydev->duplex = DUPLEX_FULL;
  122. else
  123. phydev->duplex = DUPLEX_HALF;
  124. speed = (mii_reg & MIIM_RTL8211x_PHYSTAT_SPEED);
  125. switch (speed) {
  126. case MIIM_RTL8211x_PHYSTAT_GBIT:
  127. phydev->speed = SPEED_1000;
  128. break;
  129. case MIIM_RTL8211x_PHYSTAT_100:
  130. phydev->speed = SPEED_100;
  131. break;
  132. default:
  133. phydev->speed = SPEED_10;
  134. }
  135. return 0;
  136. }
  137. static int rtl8211f_parse_status(struct phy_device *phydev)
  138. {
  139. unsigned int speed;
  140. unsigned int mii_reg;
  141. int i = 0;
  142. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT, 0xa43);
  143. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PHY_STATUS);
  144. phydev->link = 1;
  145. while (!(mii_reg & MIIM_RTL8211F_PHYSTAT_LINK)) {
  146. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  147. puts(" TIMEOUT !\n");
  148. phydev->link = 0;
  149. break;
  150. }
  151. if ((i++ % 1000) == 0)
  152. putc('.');
  153. udelay(1000);
  154. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  155. MIIM_RTL8211F_PHY_STATUS);
  156. }
  157. if (mii_reg & MIIM_RTL8211F_PHYSTAT_DUPLEX)
  158. phydev->duplex = DUPLEX_FULL;
  159. else
  160. phydev->duplex = DUPLEX_HALF;
  161. speed = (mii_reg & MIIM_RTL8211F_PHYSTAT_SPEED);
  162. switch (speed) {
  163. case MIIM_RTL8211F_PHYSTAT_GBIT:
  164. phydev->speed = SPEED_1000;
  165. break;
  166. case MIIM_RTL8211F_PHYSTAT_100:
  167. phydev->speed = SPEED_100;
  168. break;
  169. default:
  170. phydev->speed = SPEED_10;
  171. }
  172. return 0;
  173. }
  174. static int rtl8211x_startup(struct phy_device *phydev)
  175. {
  176. int ret;
  177. /* Read the Status (2x to make sure link is right) */
  178. ret = genphy_update_link(phydev);
  179. if (ret)
  180. return ret;
  181. return rtl8211x_parse_status(phydev);
  182. }
  183. static int rtl8211e_startup(struct phy_device *phydev)
  184. {
  185. int ret;
  186. ret = genphy_update_link(phydev);
  187. if (ret)
  188. return ret;
  189. return genphy_parse_link(phydev);
  190. }
  191. static int rtl8211f_startup(struct phy_device *phydev)
  192. {
  193. int ret;
  194. /* Read the Status (2x to make sure link is right) */
  195. ret = genphy_update_link(phydev);
  196. if (ret)
  197. return ret;
  198. /* Read the Status (2x to make sure link is right) */
  199. return rtl8211f_parse_status(phydev);
  200. }
  201. /* Support for RTL8211B PHY */
  202. static struct phy_driver RTL8211B_driver = {
  203. .name = "RealTek RTL8211B",
  204. .uid = 0x1cc912,
  205. .mask = 0xffffff,
  206. .features = PHY_GBIT_FEATURES,
  207. .config = &rtl8211x_config,
  208. .startup = &rtl8211x_startup,
  209. .shutdown = &genphy_shutdown,
  210. };
  211. /* Support for RTL8211E-VB-CG, RTL8211E-VL-CG and RTL8211EG-VB-CG PHYs */
  212. static struct phy_driver RTL8211E_driver = {
  213. .name = "RealTek RTL8211E",
  214. .uid = 0x1cc915,
  215. .mask = 0xffffff,
  216. .features = PHY_GBIT_FEATURES,
  217. .config = &rtl8211x_config,
  218. .startup = &rtl8211e_startup,
  219. .shutdown = &genphy_shutdown,
  220. };
  221. /* Support for RTL8211DN PHY */
  222. static struct phy_driver RTL8211DN_driver = {
  223. .name = "RealTek RTL8211DN",
  224. .uid = 0x1cc914,
  225. .mask = 0xffffff,
  226. .features = PHY_GBIT_FEATURES,
  227. .config = &rtl8211x_config,
  228. .startup = &rtl8211x_startup,
  229. .shutdown = &genphy_shutdown,
  230. };
  231. /* Support for RTL8211F PHY */
  232. static struct phy_driver RTL8211F_driver = {
  233. .name = "RealTek RTL8211F",
  234. .uid = 0x1cc916,
  235. .mask = 0xffffff,
  236. .features = PHY_GBIT_FEATURES,
  237. .config = &rtl8211f_config,
  238. .startup = &rtl8211f_startup,
  239. .shutdown = &genphy_shutdown,
  240. };
  241. int phy_realtek_init(void)
  242. {
  243. phy_register(&RTL8211B_driver);
  244. phy_register(&RTL8211E_driver);
  245. phy_register(&RTL8211F_driver);
  246. phy_register(&RTL8211DN_driver);
  247. return 0;
  248. }