mvneta.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686
  1. /*
  2. * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
  3. *
  4. * U-Boot version:
  5. * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
  6. *
  7. * Based on the Linux version which is:
  8. * Copyright (C) 2012 Marvell
  9. *
  10. * Rami Rosen <rosenr@marvell.com>
  11. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0
  14. */
  15. #include <common.h>
  16. #include <dm.h>
  17. #include <net.h>
  18. #include <netdev.h>
  19. #include <config.h>
  20. #include <malloc.h>
  21. #include <asm/io.h>
  22. #include <linux/errno.h>
  23. #include <phy.h>
  24. #include <miiphy.h>
  25. #include <watchdog.h>
  26. #include <asm/arch/cpu.h>
  27. #include <asm/arch/soc.h>
  28. #include <linux/compat.h>
  29. #include <linux/mbus.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #if !defined(CONFIG_PHYLIB)
  32. # error Marvell mvneta requires PHYLIB
  33. #endif
  34. /* Some linux -> U-Boot compatibility stuff */
  35. #define netdev_err(dev, fmt, args...) \
  36. printf(fmt, ##args)
  37. #define netdev_warn(dev, fmt, args...) \
  38. printf(fmt, ##args)
  39. #define netdev_info(dev, fmt, args...) \
  40. printf(fmt, ##args)
  41. #define CONFIG_NR_CPUS 1
  42. #define ETH_HLEN 14 /* Total octets in header */
  43. /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
  44. #define WRAP (2 + ETH_HLEN + 4 + 32)
  45. #define MTU 1500
  46. #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
  47. #define MVNETA_SMI_TIMEOUT 10000
  48. /* Registers */
  49. #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
  50. #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
  51. #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
  52. #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
  53. #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
  54. #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
  55. #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
  56. #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
  57. #define MVNETA_RXQ_BUF_SIZE_SHIFT 19
  58. #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
  59. #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
  60. #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
  61. #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
  62. #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
  63. #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
  64. #define MVNETA_PORT_RX_RESET 0x1cc0
  65. #define MVNETA_PORT_RX_DMA_RESET BIT(0)
  66. #define MVNETA_PHY_ADDR 0x2000
  67. #define MVNETA_PHY_ADDR_MASK 0x1f
  68. #define MVNETA_SMI 0x2004
  69. #define MVNETA_PHY_REG_MASK 0x1f
  70. /* SMI register fields */
  71. #define MVNETA_SMI_DATA_OFFS 0 /* Data */
  72. #define MVNETA_SMI_DATA_MASK (0xffff << MVNETA_SMI_DATA_OFFS)
  73. #define MVNETA_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
  74. #define MVNETA_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
  75. #define MVNETA_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
  76. #define MVNETA_SMI_OPCODE_READ (1 << MVNETA_SMI_OPCODE_OFFS)
  77. #define MVNETA_SMI_READ_VALID (1 << 27) /* Read Valid */
  78. #define MVNETA_SMI_BUSY (1 << 28) /* Busy */
  79. #define MVNETA_MBUS_RETRY 0x2010
  80. #define MVNETA_UNIT_INTR_CAUSE 0x2080
  81. #define MVNETA_UNIT_CONTROL 0x20B0
  82. #define MVNETA_PHY_POLLING_ENABLE BIT(1)
  83. #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
  84. #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
  85. #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
  86. #define MVNETA_BASE_ADDR_ENABLE 0x2290
  87. #define MVNETA_PORT_CONFIG 0x2400
  88. #define MVNETA_UNI_PROMISC_MODE BIT(0)
  89. #define MVNETA_DEF_RXQ(q) ((q) << 1)
  90. #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
  91. #define MVNETA_TX_UNSET_ERR_SUM BIT(12)
  92. #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
  93. #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
  94. #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
  95. #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
  96. #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
  97. MVNETA_DEF_RXQ_ARP(q) | \
  98. MVNETA_DEF_RXQ_TCP(q) | \
  99. MVNETA_DEF_RXQ_UDP(q) | \
  100. MVNETA_DEF_RXQ_BPDU(q) | \
  101. MVNETA_TX_UNSET_ERR_SUM | \
  102. MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
  103. #define MVNETA_PORT_CONFIG_EXTEND 0x2404
  104. #define MVNETA_MAC_ADDR_LOW 0x2414
  105. #define MVNETA_MAC_ADDR_HIGH 0x2418
  106. #define MVNETA_SDMA_CONFIG 0x241c
  107. #define MVNETA_SDMA_BRST_SIZE_16 4
  108. #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
  109. #define MVNETA_RX_NO_DATA_SWAP BIT(4)
  110. #define MVNETA_TX_NO_DATA_SWAP BIT(5)
  111. #define MVNETA_DESC_SWAP BIT(6)
  112. #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
  113. #define MVNETA_PORT_STATUS 0x2444
  114. #define MVNETA_TX_IN_PRGRS BIT(1)
  115. #define MVNETA_TX_FIFO_EMPTY BIT(8)
  116. #define MVNETA_RX_MIN_FRAME_SIZE 0x247c
  117. #define MVNETA_SERDES_CFG 0x24A0
  118. #define MVNETA_SGMII_SERDES_PROTO 0x0cc7
  119. #define MVNETA_QSGMII_SERDES_PROTO 0x0667
  120. #define MVNETA_TYPE_PRIO 0x24bc
  121. #define MVNETA_FORCE_UNI BIT(21)
  122. #define MVNETA_TXQ_CMD_1 0x24e4
  123. #define MVNETA_TXQ_CMD 0x2448
  124. #define MVNETA_TXQ_DISABLE_SHIFT 8
  125. #define MVNETA_TXQ_ENABLE_MASK 0x000000ff
  126. #define MVNETA_ACC_MODE 0x2500
  127. #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
  128. #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
  129. #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
  130. #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
  131. /* Exception Interrupt Port/Queue Cause register */
  132. #define MVNETA_INTR_NEW_CAUSE 0x25a0
  133. #define MVNETA_INTR_NEW_MASK 0x25a4
  134. /* bits 0..7 = TXQ SENT, one bit per queue.
  135. * bits 8..15 = RXQ OCCUP, one bit per queue.
  136. * bits 16..23 = RXQ FREE, one bit per queue.
  137. * bit 29 = OLD_REG_SUM, see old reg ?
  138. * bit 30 = TX_ERR_SUM, one bit for 4 ports
  139. * bit 31 = MISC_SUM, one bit for 4 ports
  140. */
  141. #define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
  142. #define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
  143. #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
  144. #define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
  145. #define MVNETA_INTR_OLD_CAUSE 0x25a8
  146. #define MVNETA_INTR_OLD_MASK 0x25ac
  147. /* Data Path Port/Queue Cause Register */
  148. #define MVNETA_INTR_MISC_CAUSE 0x25b0
  149. #define MVNETA_INTR_MISC_MASK 0x25b4
  150. #define MVNETA_INTR_ENABLE 0x25b8
  151. #define MVNETA_RXQ_CMD 0x2680
  152. #define MVNETA_RXQ_DISABLE_SHIFT 8
  153. #define MVNETA_RXQ_ENABLE_MASK 0x000000ff
  154. #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
  155. #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
  156. #define MVNETA_GMAC_CTRL_0 0x2c00
  157. #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
  158. #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  159. #define MVNETA_GMAC0_PORT_ENABLE BIT(0)
  160. #define MVNETA_GMAC_CTRL_2 0x2c08
  161. #define MVNETA_GMAC2_PCS_ENABLE BIT(3)
  162. #define MVNETA_GMAC2_PORT_RGMII BIT(4)
  163. #define MVNETA_GMAC2_PORT_RESET BIT(6)
  164. #define MVNETA_GMAC_STATUS 0x2c10
  165. #define MVNETA_GMAC_LINK_UP BIT(0)
  166. #define MVNETA_GMAC_SPEED_1000 BIT(1)
  167. #define MVNETA_GMAC_SPEED_100 BIT(2)
  168. #define MVNETA_GMAC_FULL_DUPLEX BIT(3)
  169. #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
  170. #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
  171. #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
  172. #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
  173. #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
  174. #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
  175. #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
  176. #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
  177. #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
  178. #define MVNETA_GMAC_AN_SPEED_EN BIT(7)
  179. #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  180. #define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
  181. #define MVNETA_MIB_COUNTERS_BASE 0x3080
  182. #define MVNETA_MIB_LATE_COLLISION 0x7c
  183. #define MVNETA_DA_FILT_SPEC_MCAST 0x3400
  184. #define MVNETA_DA_FILT_OTH_MCAST 0x3500
  185. #define MVNETA_DA_FILT_UCAST_BASE 0x3600
  186. #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
  187. #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
  188. #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
  189. #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
  190. #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
  191. #define MVNETA_TXQ_DEC_SENT_SHIFT 16
  192. #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
  193. #define MVNETA_TXQ_SENT_DESC_SHIFT 16
  194. #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
  195. #define MVNETA_PORT_TX_RESET 0x3cf0
  196. #define MVNETA_PORT_TX_DMA_RESET BIT(0)
  197. #define MVNETA_TX_MTU 0x3e0c
  198. #define MVNETA_TX_TOKEN_SIZE 0x3e14
  199. #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
  200. #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
  201. #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  202. /* Descriptor ring Macros */
  203. #define MVNETA_QUEUE_NEXT_DESC(q, index) \
  204. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  205. /* Various constants */
  206. /* Coalescing */
  207. #define MVNETA_TXDONE_COAL_PKTS 16
  208. #define MVNETA_RX_COAL_PKTS 32
  209. #define MVNETA_RX_COAL_USEC 100
  210. /* The two bytes Marvell header. Either contains a special value used
  211. * by Marvell switches when a specific hardware mode is enabled (not
  212. * supported by this driver) or is filled automatically by zeroes on
  213. * the RX side. Those two bytes being at the front of the Ethernet
  214. * header, they allow to have the IP header aligned on a 4 bytes
  215. * boundary automatically: the hardware skips those two bytes on its
  216. * own.
  217. */
  218. #define MVNETA_MH_SIZE 2
  219. #define MVNETA_VLAN_TAG_LEN 4
  220. #define MVNETA_CPU_D_CACHE_LINE_SIZE 32
  221. #define MVNETA_TX_CSUM_MAX_SIZE 9800
  222. #define MVNETA_ACC_MODE_EXT 1
  223. /* Timeout constants */
  224. #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
  225. #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
  226. #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
  227. #define MVNETA_TX_MTU_MAX 0x3ffff
  228. /* Max number of Rx descriptors */
  229. #define MVNETA_MAX_RXD 16
  230. /* Max number of Tx descriptors */
  231. #define MVNETA_MAX_TXD 16
  232. /* descriptor aligned size */
  233. #define MVNETA_DESC_ALIGNED_SIZE 32
  234. struct mvneta_port {
  235. void __iomem *base;
  236. struct mvneta_rx_queue *rxqs;
  237. struct mvneta_tx_queue *txqs;
  238. u8 mcast_count[256];
  239. u16 tx_ring_size;
  240. u16 rx_ring_size;
  241. phy_interface_t phy_interface;
  242. unsigned int link;
  243. unsigned int duplex;
  244. unsigned int speed;
  245. int init;
  246. int phyaddr;
  247. struct phy_device *phydev;
  248. struct mii_dev *bus;
  249. };
  250. /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
  251. * layout of the transmit and reception DMA descriptors, and their
  252. * layout is therefore defined by the hardware design
  253. */
  254. #define MVNETA_TX_L3_OFF_SHIFT 0
  255. #define MVNETA_TX_IP_HLEN_SHIFT 8
  256. #define MVNETA_TX_L4_UDP BIT(16)
  257. #define MVNETA_TX_L3_IP6 BIT(17)
  258. #define MVNETA_TXD_IP_CSUM BIT(18)
  259. #define MVNETA_TXD_Z_PAD BIT(19)
  260. #define MVNETA_TXD_L_DESC BIT(20)
  261. #define MVNETA_TXD_F_DESC BIT(21)
  262. #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
  263. MVNETA_TXD_L_DESC | \
  264. MVNETA_TXD_F_DESC)
  265. #define MVNETA_TX_L4_CSUM_FULL BIT(30)
  266. #define MVNETA_TX_L4_CSUM_NOT BIT(31)
  267. #define MVNETA_RXD_ERR_CRC 0x0
  268. #define MVNETA_RXD_ERR_SUMMARY BIT(16)
  269. #define MVNETA_RXD_ERR_OVERRUN BIT(17)
  270. #define MVNETA_RXD_ERR_LEN BIT(18)
  271. #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
  272. #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
  273. #define MVNETA_RXD_L3_IP4 BIT(25)
  274. #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
  275. #define MVNETA_RXD_L4_CSUM_OK BIT(30)
  276. struct mvneta_tx_desc {
  277. u32 command; /* Options used by HW for packet transmitting.*/
  278. u16 reserverd1; /* csum_l4 (for future use) */
  279. u16 data_size; /* Data size of transmitted packet in bytes */
  280. u32 buf_phys_addr; /* Physical addr of transmitted buffer */
  281. u32 reserved2; /* hw_cmd - (for future use, PMT) */
  282. u32 reserved3[4]; /* Reserved - (for future use) */
  283. };
  284. struct mvneta_rx_desc {
  285. u32 status; /* Info about received packet */
  286. u16 reserved1; /* pnc_info - (for future use, PnC) */
  287. u16 data_size; /* Size of received packet in bytes */
  288. u32 buf_phys_addr; /* Physical address of the buffer */
  289. u32 reserved2; /* pnc_flow_id (for future use, PnC) */
  290. u32 buf_cookie; /* cookie for access to RX buffer in rx path */
  291. u16 reserved3; /* prefetch_cmd, for future use */
  292. u16 reserved4; /* csum_l4 - (for future use, PnC) */
  293. u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
  294. u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
  295. };
  296. struct mvneta_tx_queue {
  297. /* Number of this TX queue, in the range 0-7 */
  298. u8 id;
  299. /* Number of TX DMA descriptors in the descriptor ring */
  300. int size;
  301. /* Index of last TX DMA descriptor that was inserted */
  302. int txq_put_index;
  303. /* Index of the TX DMA descriptor to be cleaned up */
  304. int txq_get_index;
  305. /* Virtual address of the TX DMA descriptors array */
  306. struct mvneta_tx_desc *descs;
  307. /* DMA address of the TX DMA descriptors array */
  308. dma_addr_t descs_phys;
  309. /* Index of the last TX DMA descriptor */
  310. int last_desc;
  311. /* Index of the next TX DMA descriptor to process */
  312. int next_desc_to_proc;
  313. };
  314. struct mvneta_rx_queue {
  315. /* rx queue number, in the range 0-7 */
  316. u8 id;
  317. /* num of rx descriptors in the rx descriptor ring */
  318. int size;
  319. /* Virtual address of the RX DMA descriptors array */
  320. struct mvneta_rx_desc *descs;
  321. /* DMA address of the RX DMA descriptors array */
  322. dma_addr_t descs_phys;
  323. /* Index of the last RX DMA descriptor */
  324. int last_desc;
  325. /* Index of the next RX DMA descriptor to process */
  326. int next_desc_to_proc;
  327. };
  328. /* U-Boot doesn't use the queues, so set the number to 1 */
  329. static int rxq_number = 1;
  330. static int txq_number = 1;
  331. static int rxq_def;
  332. struct buffer_location {
  333. struct mvneta_tx_desc *tx_descs;
  334. struct mvneta_rx_desc *rx_descs;
  335. u32 rx_buffers;
  336. };
  337. /*
  338. * All 4 interfaces use the same global buffer, since only one interface
  339. * can be enabled at once
  340. */
  341. static struct buffer_location buffer_loc;
  342. /*
  343. * Page table entries are set to 1MB, or multiples of 1MB
  344. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  345. */
  346. #define BD_SPACE (1 << 20)
  347. /* Utility/helper methods */
  348. /* Write helper method */
  349. static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
  350. {
  351. writel(data, pp->base + offset);
  352. }
  353. /* Read helper method */
  354. static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
  355. {
  356. return readl(pp->base + offset);
  357. }
  358. /* Clear all MIB counters */
  359. static void mvneta_mib_counters_clear(struct mvneta_port *pp)
  360. {
  361. int i;
  362. /* Perform dummy reads from MIB counters */
  363. for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
  364. mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
  365. }
  366. /* Rx descriptors helper methods */
  367. /* Checks whether the RX descriptor having this status is both the first
  368. * and the last descriptor for the RX packet. Each RX packet is currently
  369. * received through a single RX descriptor, so not having each RX
  370. * descriptor with its first and last bits set is an error
  371. */
  372. static int mvneta_rxq_desc_is_first_last(u32 status)
  373. {
  374. return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
  375. MVNETA_RXD_FIRST_LAST_DESC;
  376. }
  377. /* Add number of descriptors ready to receive new packets */
  378. static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
  379. struct mvneta_rx_queue *rxq,
  380. int ndescs)
  381. {
  382. /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
  383. * be added at once
  384. */
  385. while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
  386. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  387. (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
  388. MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  389. ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
  390. }
  391. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  392. (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  393. }
  394. /* Get number of RX descriptors occupied by received packets */
  395. static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
  396. struct mvneta_rx_queue *rxq)
  397. {
  398. u32 val;
  399. val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
  400. return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
  401. }
  402. /* Update num of rx desc called upon return from rx path or
  403. * from mvneta_rxq_drop_pkts().
  404. */
  405. static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
  406. struct mvneta_rx_queue *rxq,
  407. int rx_done, int rx_filled)
  408. {
  409. u32 val;
  410. if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
  411. val = rx_done |
  412. (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
  413. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  414. return;
  415. }
  416. /* Only 255 descriptors can be added at once */
  417. while ((rx_done > 0) || (rx_filled > 0)) {
  418. if (rx_done <= 0xff) {
  419. val = rx_done;
  420. rx_done = 0;
  421. } else {
  422. val = 0xff;
  423. rx_done -= 0xff;
  424. }
  425. if (rx_filled <= 0xff) {
  426. val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  427. rx_filled = 0;
  428. } else {
  429. val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  430. rx_filled -= 0xff;
  431. }
  432. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  433. }
  434. }
  435. /* Get pointer to next RX descriptor to be processed by SW */
  436. static struct mvneta_rx_desc *
  437. mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
  438. {
  439. int rx_desc = rxq->next_desc_to_proc;
  440. rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
  441. return rxq->descs + rx_desc;
  442. }
  443. /* Tx descriptors helper methods */
  444. /* Update HW with number of TX descriptors to be sent */
  445. static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
  446. struct mvneta_tx_queue *txq,
  447. int pend_desc)
  448. {
  449. u32 val;
  450. /* Only 255 descriptors can be added at once ; Assume caller
  451. * process TX desriptors in quanta less than 256
  452. */
  453. val = pend_desc;
  454. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  455. }
  456. /* Get pointer to next TX descriptor to be processed (send) by HW */
  457. static struct mvneta_tx_desc *
  458. mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
  459. {
  460. int tx_desc = txq->next_desc_to_proc;
  461. txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
  462. return txq->descs + tx_desc;
  463. }
  464. /* Set rxq buf size */
  465. static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
  466. struct mvneta_rx_queue *rxq,
  467. int buf_size)
  468. {
  469. u32 val;
  470. val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
  471. val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
  472. val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
  473. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
  474. }
  475. /* Start the Ethernet port RX and TX activity */
  476. static void mvneta_port_up(struct mvneta_port *pp)
  477. {
  478. int queue;
  479. u32 q_map;
  480. /* Enable all initialized TXs. */
  481. mvneta_mib_counters_clear(pp);
  482. q_map = 0;
  483. for (queue = 0; queue < txq_number; queue++) {
  484. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  485. if (txq->descs != NULL)
  486. q_map |= (1 << queue);
  487. }
  488. mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
  489. /* Enable all initialized RXQs. */
  490. q_map = 0;
  491. for (queue = 0; queue < rxq_number; queue++) {
  492. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  493. if (rxq->descs != NULL)
  494. q_map |= (1 << queue);
  495. }
  496. mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
  497. }
  498. /* Stop the Ethernet port activity */
  499. static void mvneta_port_down(struct mvneta_port *pp)
  500. {
  501. u32 val;
  502. int count;
  503. /* Stop Rx port activity. Check port Rx activity. */
  504. val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
  505. /* Issue stop command for active channels only */
  506. if (val != 0)
  507. mvreg_write(pp, MVNETA_RXQ_CMD,
  508. val << MVNETA_RXQ_DISABLE_SHIFT);
  509. /* Wait for all Rx activity to terminate. */
  510. count = 0;
  511. do {
  512. if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
  513. netdev_warn(pp->dev,
  514. "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
  515. val);
  516. break;
  517. }
  518. mdelay(1);
  519. val = mvreg_read(pp, MVNETA_RXQ_CMD);
  520. } while (val & 0xff);
  521. /* Stop Tx port activity. Check port Tx activity. Issue stop
  522. * command for active channels only
  523. */
  524. val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
  525. if (val != 0)
  526. mvreg_write(pp, MVNETA_TXQ_CMD,
  527. (val << MVNETA_TXQ_DISABLE_SHIFT));
  528. /* Wait for all Tx activity to terminate. */
  529. count = 0;
  530. do {
  531. if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
  532. netdev_warn(pp->dev,
  533. "TIMEOUT for TX stopped status=0x%08x\n",
  534. val);
  535. break;
  536. }
  537. mdelay(1);
  538. /* Check TX Command reg that all Txqs are stopped */
  539. val = mvreg_read(pp, MVNETA_TXQ_CMD);
  540. } while (val & 0xff);
  541. /* Double check to verify that TX FIFO is empty */
  542. count = 0;
  543. do {
  544. if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
  545. netdev_warn(pp->dev,
  546. "TX FIFO empty timeout status=0x08%x\n",
  547. val);
  548. break;
  549. }
  550. mdelay(1);
  551. val = mvreg_read(pp, MVNETA_PORT_STATUS);
  552. } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
  553. (val & MVNETA_TX_IN_PRGRS));
  554. udelay(200);
  555. }
  556. /* Enable the port by setting the port enable bit of the MAC control register */
  557. static void mvneta_port_enable(struct mvneta_port *pp)
  558. {
  559. u32 val;
  560. /* Enable port */
  561. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  562. val |= MVNETA_GMAC0_PORT_ENABLE;
  563. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  564. }
  565. /* Disable the port and wait for about 200 usec before retuning */
  566. static void mvneta_port_disable(struct mvneta_port *pp)
  567. {
  568. u32 val;
  569. /* Reset the Enable bit in the Serial Control Register */
  570. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  571. val &= ~MVNETA_GMAC0_PORT_ENABLE;
  572. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  573. udelay(200);
  574. }
  575. /* Multicast tables methods */
  576. /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
  577. static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
  578. {
  579. int offset;
  580. u32 val;
  581. if (queue == -1) {
  582. val = 0;
  583. } else {
  584. val = 0x1 | (queue << 1);
  585. val |= (val << 24) | (val << 16) | (val << 8);
  586. }
  587. for (offset = 0; offset <= 0xc; offset += 4)
  588. mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
  589. }
  590. /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
  591. static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
  592. {
  593. int offset;
  594. u32 val;
  595. if (queue == -1) {
  596. val = 0;
  597. } else {
  598. val = 0x1 | (queue << 1);
  599. val |= (val << 24) | (val << 16) | (val << 8);
  600. }
  601. for (offset = 0; offset <= 0xfc; offset += 4)
  602. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
  603. }
  604. /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
  605. static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
  606. {
  607. int offset;
  608. u32 val;
  609. if (queue == -1) {
  610. memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
  611. val = 0;
  612. } else {
  613. memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
  614. val = 0x1 | (queue << 1);
  615. val |= (val << 24) | (val << 16) | (val << 8);
  616. }
  617. for (offset = 0; offset <= 0xfc; offset += 4)
  618. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
  619. }
  620. /* This method sets defaults to the NETA port:
  621. * Clears interrupt Cause and Mask registers.
  622. * Clears all MAC tables.
  623. * Sets defaults to all registers.
  624. * Resets RX and TX descriptor rings.
  625. * Resets PHY.
  626. * This method can be called after mvneta_port_down() to return the port
  627. * settings to defaults.
  628. */
  629. static void mvneta_defaults_set(struct mvneta_port *pp)
  630. {
  631. int cpu;
  632. int queue;
  633. u32 val;
  634. /* Clear all Cause registers */
  635. mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
  636. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  637. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  638. /* Mask all interrupts */
  639. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  640. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  641. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  642. mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
  643. /* Enable MBUS Retry bit16 */
  644. mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
  645. /* Set CPU queue access map - all CPUs have access to all RX
  646. * queues and to all TX queues
  647. */
  648. for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
  649. mvreg_write(pp, MVNETA_CPU_MAP(cpu),
  650. (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
  651. MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
  652. /* Reset RX and TX DMAs */
  653. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  654. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  655. /* Disable Legacy WRR, Disable EJP, Release from reset */
  656. mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
  657. for (queue = 0; queue < txq_number; queue++) {
  658. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
  659. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
  660. }
  661. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  662. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  663. /* Set Port Acceleration Mode */
  664. val = MVNETA_ACC_MODE_EXT;
  665. mvreg_write(pp, MVNETA_ACC_MODE, val);
  666. /* Update val of portCfg register accordingly with all RxQueue types */
  667. val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
  668. mvreg_write(pp, MVNETA_PORT_CONFIG, val);
  669. val = 0;
  670. mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
  671. mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
  672. /* Build PORT_SDMA_CONFIG_REG */
  673. val = 0;
  674. /* Default burst size */
  675. val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  676. val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  677. val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
  678. /* Assign port SDMA configuration */
  679. mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
  680. /* Enable PHY polling in hardware for U-Boot */
  681. val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
  682. val |= MVNETA_PHY_POLLING_ENABLE;
  683. mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
  684. mvneta_set_ucast_table(pp, -1);
  685. mvneta_set_special_mcast_table(pp, -1);
  686. mvneta_set_other_mcast_table(pp, -1);
  687. }
  688. /* Set unicast address */
  689. static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
  690. int queue)
  691. {
  692. unsigned int unicast_reg;
  693. unsigned int tbl_offset;
  694. unsigned int reg_offset;
  695. /* Locate the Unicast table entry */
  696. last_nibble = (0xf & last_nibble);
  697. /* offset from unicast tbl base */
  698. tbl_offset = (last_nibble / 4) * 4;
  699. /* offset within the above reg */
  700. reg_offset = last_nibble % 4;
  701. unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
  702. if (queue == -1) {
  703. /* Clear accepts frame bit at specified unicast DA tbl entry */
  704. unicast_reg &= ~(0xff << (8 * reg_offset));
  705. } else {
  706. unicast_reg &= ~(0xff << (8 * reg_offset));
  707. unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  708. }
  709. mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
  710. }
  711. /* Set mac address */
  712. static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
  713. int queue)
  714. {
  715. unsigned int mac_h;
  716. unsigned int mac_l;
  717. if (queue != -1) {
  718. mac_l = (addr[4] << 8) | (addr[5]);
  719. mac_h = (addr[0] << 24) | (addr[1] << 16) |
  720. (addr[2] << 8) | (addr[3] << 0);
  721. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
  722. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
  723. }
  724. /* Accept frames of this address */
  725. mvneta_set_ucast_addr(pp, addr[5], queue);
  726. }
  727. /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
  728. static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
  729. u32 phys_addr, u32 cookie)
  730. {
  731. rx_desc->buf_cookie = cookie;
  732. rx_desc->buf_phys_addr = phys_addr;
  733. }
  734. /* Decrement sent descriptors counter */
  735. static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
  736. struct mvneta_tx_queue *txq,
  737. int sent_desc)
  738. {
  739. u32 val;
  740. /* Only 255 TX descriptors can be updated at once */
  741. while (sent_desc > 0xff) {
  742. val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
  743. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  744. sent_desc = sent_desc - 0xff;
  745. }
  746. val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
  747. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  748. }
  749. /* Get number of TX descriptors already sent by HW */
  750. static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
  751. struct mvneta_tx_queue *txq)
  752. {
  753. u32 val;
  754. int sent_desc;
  755. val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
  756. sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
  757. MVNETA_TXQ_SENT_DESC_SHIFT;
  758. return sent_desc;
  759. }
  760. /* Display more error info */
  761. static void mvneta_rx_error(struct mvneta_port *pp,
  762. struct mvneta_rx_desc *rx_desc)
  763. {
  764. u32 status = rx_desc->status;
  765. if (!mvneta_rxq_desc_is_first_last(status)) {
  766. netdev_err(pp->dev,
  767. "bad rx status %08x (buffer oversize), size=%d\n",
  768. status, rx_desc->data_size);
  769. return;
  770. }
  771. switch (status & MVNETA_RXD_ERR_CODE_MASK) {
  772. case MVNETA_RXD_ERR_CRC:
  773. netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
  774. status, rx_desc->data_size);
  775. break;
  776. case MVNETA_RXD_ERR_OVERRUN:
  777. netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
  778. status, rx_desc->data_size);
  779. break;
  780. case MVNETA_RXD_ERR_LEN:
  781. netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
  782. status, rx_desc->data_size);
  783. break;
  784. case MVNETA_RXD_ERR_RESOURCE:
  785. netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
  786. status, rx_desc->data_size);
  787. break;
  788. }
  789. }
  790. static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
  791. int rxq)
  792. {
  793. return &pp->rxqs[rxq];
  794. }
  795. /* Drop packets received by the RXQ and free buffers */
  796. static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
  797. struct mvneta_rx_queue *rxq)
  798. {
  799. int rx_done;
  800. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  801. if (rx_done)
  802. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  803. }
  804. /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
  805. static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
  806. int num)
  807. {
  808. int i;
  809. for (i = 0; i < num; i++) {
  810. u32 addr;
  811. /* U-Boot special: Fill in the rx buffer addresses */
  812. addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
  813. mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
  814. }
  815. /* Add this number of RX descriptors as non occupied (ready to
  816. * get packets)
  817. */
  818. mvneta_rxq_non_occup_desc_add(pp, rxq, i);
  819. return 0;
  820. }
  821. /* Rx/Tx queue initialization/cleanup methods */
  822. /* Create a specified RX queue */
  823. static int mvneta_rxq_init(struct mvneta_port *pp,
  824. struct mvneta_rx_queue *rxq)
  825. {
  826. rxq->size = pp->rx_ring_size;
  827. /* Allocate memory for RX descriptors */
  828. rxq->descs_phys = (dma_addr_t)rxq->descs;
  829. if (rxq->descs == NULL)
  830. return -ENOMEM;
  831. rxq->last_desc = rxq->size - 1;
  832. /* Set Rx descriptors queue starting address */
  833. mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
  834. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
  835. /* Fill RXQ with buffers from RX pool */
  836. mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
  837. mvneta_rxq_fill(pp, rxq, rxq->size);
  838. return 0;
  839. }
  840. /* Cleanup Rx queue */
  841. static void mvneta_rxq_deinit(struct mvneta_port *pp,
  842. struct mvneta_rx_queue *rxq)
  843. {
  844. mvneta_rxq_drop_pkts(pp, rxq);
  845. rxq->descs = NULL;
  846. rxq->last_desc = 0;
  847. rxq->next_desc_to_proc = 0;
  848. rxq->descs_phys = 0;
  849. }
  850. /* Create and initialize a tx queue */
  851. static int mvneta_txq_init(struct mvneta_port *pp,
  852. struct mvneta_tx_queue *txq)
  853. {
  854. txq->size = pp->tx_ring_size;
  855. /* Allocate memory for TX descriptors */
  856. txq->descs_phys = (u32)txq->descs;
  857. if (txq->descs == NULL)
  858. return -ENOMEM;
  859. txq->last_desc = txq->size - 1;
  860. /* Set maximum bandwidth for enabled TXQs */
  861. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
  862. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
  863. /* Set Tx descriptors queue starting address */
  864. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
  865. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
  866. return 0;
  867. }
  868. /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
  869. static void mvneta_txq_deinit(struct mvneta_port *pp,
  870. struct mvneta_tx_queue *txq)
  871. {
  872. txq->descs = NULL;
  873. txq->last_desc = 0;
  874. txq->next_desc_to_proc = 0;
  875. txq->descs_phys = 0;
  876. /* Set minimum bandwidth for disabled TXQs */
  877. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
  878. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
  879. /* Set Tx descriptors queue starting address and size */
  880. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
  881. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
  882. }
  883. /* Cleanup all Tx queues */
  884. static void mvneta_cleanup_txqs(struct mvneta_port *pp)
  885. {
  886. int queue;
  887. for (queue = 0; queue < txq_number; queue++)
  888. mvneta_txq_deinit(pp, &pp->txqs[queue]);
  889. }
  890. /* Cleanup all Rx queues */
  891. static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
  892. {
  893. int queue;
  894. for (queue = 0; queue < rxq_number; queue++)
  895. mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
  896. }
  897. /* Init all Rx queues */
  898. static int mvneta_setup_rxqs(struct mvneta_port *pp)
  899. {
  900. int queue;
  901. for (queue = 0; queue < rxq_number; queue++) {
  902. int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
  903. if (err) {
  904. netdev_err(pp->dev, "%s: can't create rxq=%d\n",
  905. __func__, queue);
  906. mvneta_cleanup_rxqs(pp);
  907. return err;
  908. }
  909. }
  910. return 0;
  911. }
  912. /* Init all tx queues */
  913. static int mvneta_setup_txqs(struct mvneta_port *pp)
  914. {
  915. int queue;
  916. for (queue = 0; queue < txq_number; queue++) {
  917. int err = mvneta_txq_init(pp, &pp->txqs[queue]);
  918. if (err) {
  919. netdev_err(pp->dev, "%s: can't create txq=%d\n",
  920. __func__, queue);
  921. mvneta_cleanup_txqs(pp);
  922. return err;
  923. }
  924. }
  925. return 0;
  926. }
  927. static void mvneta_start_dev(struct mvneta_port *pp)
  928. {
  929. /* start the Rx/Tx activity */
  930. mvneta_port_enable(pp);
  931. }
  932. static void mvneta_adjust_link(struct udevice *dev)
  933. {
  934. struct mvneta_port *pp = dev_get_priv(dev);
  935. struct phy_device *phydev = pp->phydev;
  936. int status_change = 0;
  937. if (phydev->link) {
  938. if ((pp->speed != phydev->speed) ||
  939. (pp->duplex != phydev->duplex)) {
  940. u32 val;
  941. val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  942. val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
  943. MVNETA_GMAC_CONFIG_GMII_SPEED |
  944. MVNETA_GMAC_CONFIG_FULL_DUPLEX |
  945. MVNETA_GMAC_AN_SPEED_EN |
  946. MVNETA_GMAC_AN_DUPLEX_EN);
  947. if (phydev->duplex)
  948. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  949. if (phydev->speed == SPEED_1000)
  950. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  951. else
  952. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  953. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  954. pp->duplex = phydev->duplex;
  955. pp->speed = phydev->speed;
  956. }
  957. }
  958. if (phydev->link != pp->link) {
  959. if (!phydev->link) {
  960. pp->duplex = -1;
  961. pp->speed = 0;
  962. }
  963. pp->link = phydev->link;
  964. status_change = 1;
  965. }
  966. if (status_change) {
  967. if (phydev->link) {
  968. u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  969. val |= (MVNETA_GMAC_FORCE_LINK_PASS |
  970. MVNETA_GMAC_FORCE_LINK_DOWN);
  971. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  972. mvneta_port_up(pp);
  973. } else {
  974. mvneta_port_down(pp);
  975. }
  976. }
  977. }
  978. static int mvneta_open(struct udevice *dev)
  979. {
  980. struct mvneta_port *pp = dev_get_priv(dev);
  981. int ret;
  982. ret = mvneta_setup_rxqs(pp);
  983. if (ret)
  984. return ret;
  985. ret = mvneta_setup_txqs(pp);
  986. if (ret)
  987. return ret;
  988. mvneta_adjust_link(dev);
  989. mvneta_start_dev(pp);
  990. return 0;
  991. }
  992. /* Initialize hw */
  993. static int mvneta_init2(struct mvneta_port *pp)
  994. {
  995. int queue;
  996. /* Disable port */
  997. mvneta_port_disable(pp);
  998. /* Set port default values */
  999. mvneta_defaults_set(pp);
  1000. pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
  1001. GFP_KERNEL);
  1002. if (!pp->txqs)
  1003. return -ENOMEM;
  1004. /* U-Boot special: use preallocated area */
  1005. pp->txqs[0].descs = buffer_loc.tx_descs;
  1006. /* Initialize TX descriptor rings */
  1007. for (queue = 0; queue < txq_number; queue++) {
  1008. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  1009. txq->id = queue;
  1010. txq->size = pp->tx_ring_size;
  1011. }
  1012. pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
  1013. GFP_KERNEL);
  1014. if (!pp->rxqs) {
  1015. kfree(pp->txqs);
  1016. return -ENOMEM;
  1017. }
  1018. /* U-Boot special: use preallocated area */
  1019. pp->rxqs[0].descs = buffer_loc.rx_descs;
  1020. /* Create Rx descriptor rings */
  1021. for (queue = 0; queue < rxq_number; queue++) {
  1022. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  1023. rxq->id = queue;
  1024. rxq->size = pp->rx_ring_size;
  1025. }
  1026. return 0;
  1027. }
  1028. /* platform glue : initialize decoding windows */
  1029. static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
  1030. {
  1031. const struct mbus_dram_target_info *dram;
  1032. u32 win_enable;
  1033. u32 win_protect;
  1034. int i;
  1035. dram = mvebu_mbus_dram_info();
  1036. for (i = 0; i < 6; i++) {
  1037. mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
  1038. mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
  1039. if (i < 4)
  1040. mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
  1041. }
  1042. win_enable = 0x3f;
  1043. win_protect = 0;
  1044. for (i = 0; i < dram->num_cs; i++) {
  1045. const struct mbus_dram_window *cs = dram->cs + i;
  1046. mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
  1047. (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
  1048. mvreg_write(pp, MVNETA_WIN_SIZE(i),
  1049. (cs->size - 1) & 0xffff0000);
  1050. win_enable &= ~(1 << i);
  1051. win_protect |= 3 << (2 * i);
  1052. }
  1053. mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
  1054. }
  1055. /* Power up the port */
  1056. static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
  1057. {
  1058. u32 ctrl;
  1059. /* MAC Cause register should be cleared */
  1060. mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
  1061. ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  1062. /* Even though it might look weird, when we're configured in
  1063. * SGMII or QSGMII mode, the RGMII bit needs to be set.
  1064. */
  1065. switch (phy_mode) {
  1066. case PHY_INTERFACE_MODE_QSGMII:
  1067. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
  1068. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1069. break;
  1070. case PHY_INTERFACE_MODE_SGMII:
  1071. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
  1072. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1073. break;
  1074. case PHY_INTERFACE_MODE_RGMII:
  1075. case PHY_INTERFACE_MODE_RGMII_ID:
  1076. ctrl |= MVNETA_GMAC2_PORT_RGMII;
  1077. break;
  1078. default:
  1079. return -EINVAL;
  1080. }
  1081. /* Cancel Port Reset */
  1082. ctrl &= ~MVNETA_GMAC2_PORT_RESET;
  1083. mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
  1084. while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
  1085. MVNETA_GMAC2_PORT_RESET) != 0)
  1086. continue;
  1087. return 0;
  1088. }
  1089. /* Device initialization routine */
  1090. static int mvneta_init(struct udevice *dev)
  1091. {
  1092. struct eth_pdata *pdata = dev_get_platdata(dev);
  1093. struct mvneta_port *pp = dev_get_priv(dev);
  1094. int err;
  1095. pp->tx_ring_size = MVNETA_MAX_TXD;
  1096. pp->rx_ring_size = MVNETA_MAX_RXD;
  1097. err = mvneta_init2(pp);
  1098. if (err < 0) {
  1099. dev_err(&pdev->dev, "can't init eth hal\n");
  1100. return err;
  1101. }
  1102. mvneta_mac_addr_set(pp, pdata->enetaddr, rxq_def);
  1103. err = mvneta_port_power_up(pp, pp->phy_interface);
  1104. if (err < 0) {
  1105. dev_err(&pdev->dev, "can't power up port\n");
  1106. return err;
  1107. }
  1108. /* Call open() now as it needs to be done before runing send() */
  1109. mvneta_open(dev);
  1110. return 0;
  1111. }
  1112. /* U-Boot only functions follow here */
  1113. /* SMI / MDIO functions */
  1114. static int smi_wait_ready(struct mvneta_port *pp)
  1115. {
  1116. u32 timeout = MVNETA_SMI_TIMEOUT;
  1117. u32 smi_reg;
  1118. /* wait till the SMI is not busy */
  1119. do {
  1120. /* read smi register */
  1121. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1122. if (timeout-- == 0) {
  1123. printf("Error: SMI busy timeout\n");
  1124. return -EFAULT;
  1125. }
  1126. } while (smi_reg & MVNETA_SMI_BUSY);
  1127. return 0;
  1128. }
  1129. /*
  1130. * mvneta_mdio_read - miiphy_read callback function.
  1131. *
  1132. * Returns 16bit phy register value, or 0xffff on error
  1133. */
  1134. static int mvneta_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  1135. {
  1136. struct mvneta_port *pp = bus->priv;
  1137. u32 smi_reg;
  1138. u32 timeout;
  1139. /* check parameters */
  1140. if (addr > MVNETA_PHY_ADDR_MASK) {
  1141. printf("Error: Invalid PHY address %d\n", addr);
  1142. return -EFAULT;
  1143. }
  1144. if (reg > MVNETA_PHY_REG_MASK) {
  1145. printf("Err: Invalid register offset %d\n", reg);
  1146. return -EFAULT;
  1147. }
  1148. /* wait till the SMI is not busy */
  1149. if (smi_wait_ready(pp) < 0)
  1150. return -EFAULT;
  1151. /* fill the phy address and regiser offset and read opcode */
  1152. smi_reg = (addr << MVNETA_SMI_DEV_ADDR_OFFS)
  1153. | (reg << MVNETA_SMI_REG_ADDR_OFFS)
  1154. | MVNETA_SMI_OPCODE_READ;
  1155. /* write the smi register */
  1156. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1157. /* wait till read value is ready */
  1158. timeout = MVNETA_SMI_TIMEOUT;
  1159. do {
  1160. /* read smi register */
  1161. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1162. if (timeout-- == 0) {
  1163. printf("Err: SMI read ready timeout\n");
  1164. return -EFAULT;
  1165. }
  1166. } while (!(smi_reg & MVNETA_SMI_READ_VALID));
  1167. /* Wait for the data to update in the SMI register */
  1168. for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
  1169. ;
  1170. return mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK;
  1171. }
  1172. /*
  1173. * mvneta_mdio_write - miiphy_write callback function.
  1174. *
  1175. * Returns 0 if write succeed, -EINVAL on bad parameters
  1176. * -ETIME on timeout
  1177. */
  1178. static int mvneta_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  1179. u16 value)
  1180. {
  1181. struct mvneta_port *pp = bus->priv;
  1182. u32 smi_reg;
  1183. /* check parameters */
  1184. if (addr > MVNETA_PHY_ADDR_MASK) {
  1185. printf("Error: Invalid PHY address %d\n", addr);
  1186. return -EFAULT;
  1187. }
  1188. if (reg > MVNETA_PHY_REG_MASK) {
  1189. printf("Err: Invalid register offset %d\n", reg);
  1190. return -EFAULT;
  1191. }
  1192. /* wait till the SMI is not busy */
  1193. if (smi_wait_ready(pp) < 0)
  1194. return -EFAULT;
  1195. /* fill the phy addr and reg offset and write opcode and data */
  1196. smi_reg = value << MVNETA_SMI_DATA_OFFS;
  1197. smi_reg |= (addr << MVNETA_SMI_DEV_ADDR_OFFS)
  1198. | (reg << MVNETA_SMI_REG_ADDR_OFFS);
  1199. smi_reg &= ~MVNETA_SMI_OPCODE_READ;
  1200. /* write the smi register */
  1201. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1202. return 0;
  1203. }
  1204. static int mvneta_start(struct udevice *dev)
  1205. {
  1206. struct mvneta_port *pp = dev_get_priv(dev);
  1207. struct phy_device *phydev;
  1208. mvneta_port_power_up(pp, pp->phy_interface);
  1209. if (!pp->init || pp->link == 0) {
  1210. /* Set phy address of the port */
  1211. mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
  1212. phydev = phy_connect(pp->bus, pp->phyaddr, dev,
  1213. pp->phy_interface);
  1214. pp->phydev = phydev;
  1215. phy_config(phydev);
  1216. phy_startup(phydev);
  1217. if (!phydev->link) {
  1218. printf("%s: No link.\n", phydev->dev->name);
  1219. return -1;
  1220. }
  1221. /* Full init on first call */
  1222. mvneta_init(dev);
  1223. pp->init = 1;
  1224. } else {
  1225. /* Upon all following calls, this is enough */
  1226. mvneta_port_up(pp);
  1227. mvneta_port_enable(pp);
  1228. }
  1229. return 0;
  1230. }
  1231. static int mvneta_send(struct udevice *dev, void *packet, int length)
  1232. {
  1233. struct mvneta_port *pp = dev_get_priv(dev);
  1234. struct mvneta_tx_queue *txq = &pp->txqs[0];
  1235. struct mvneta_tx_desc *tx_desc;
  1236. int sent_desc;
  1237. u32 timeout = 0;
  1238. /* Get a descriptor for the first part of the packet */
  1239. tx_desc = mvneta_txq_next_desc_get(txq);
  1240. tx_desc->buf_phys_addr = (u32)packet;
  1241. tx_desc->data_size = length;
  1242. flush_dcache_range((u32)packet, (u32)packet + length);
  1243. /* First and Last descriptor */
  1244. tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
  1245. mvneta_txq_pend_desc_add(pp, txq, 1);
  1246. /* Wait for packet to be sent (queue might help with speed here) */
  1247. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1248. while (!sent_desc) {
  1249. if (timeout++ > 10000) {
  1250. printf("timeout: packet not sent\n");
  1251. return -1;
  1252. }
  1253. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1254. }
  1255. /* txDone has increased - hw sent packet */
  1256. mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
  1257. return 0;
  1258. }
  1259. static int mvneta_recv(struct udevice *dev, int flags, uchar **packetp)
  1260. {
  1261. struct mvneta_port *pp = dev_get_priv(dev);
  1262. int rx_done;
  1263. struct mvneta_rx_queue *rxq;
  1264. int rx_bytes = 0;
  1265. /* get rx queue */
  1266. rxq = mvneta_rxq_handle_get(pp, rxq_def);
  1267. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1268. if (rx_done) {
  1269. struct mvneta_rx_desc *rx_desc;
  1270. unsigned char *data;
  1271. u32 rx_status;
  1272. /*
  1273. * No cache invalidation needed here, since the desc's are
  1274. * located in a uncached memory region
  1275. */
  1276. rx_desc = mvneta_rxq_next_desc_get(rxq);
  1277. rx_status = rx_desc->status;
  1278. if (!mvneta_rxq_desc_is_first_last(rx_status) ||
  1279. (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
  1280. mvneta_rx_error(pp, rx_desc);
  1281. /* leave the descriptor untouched */
  1282. return -EIO;
  1283. }
  1284. /* 2 bytes for marvell header. 4 bytes for crc */
  1285. rx_bytes = rx_desc->data_size - 6;
  1286. /* give packet to stack - skip on first 2 bytes */
  1287. data = (u8 *)rx_desc->buf_cookie + 2;
  1288. /*
  1289. * No cache invalidation needed here, since the rx_buffer's are
  1290. * located in a uncached memory region
  1291. */
  1292. *packetp = data;
  1293. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  1294. }
  1295. return rx_bytes;
  1296. }
  1297. static int mvneta_probe(struct udevice *dev)
  1298. {
  1299. struct eth_pdata *pdata = dev_get_platdata(dev);
  1300. struct mvneta_port *pp = dev_get_priv(dev);
  1301. void *blob = (void *)gd->fdt_blob;
  1302. int node = dev->of_offset;
  1303. struct mii_dev *bus;
  1304. unsigned long addr;
  1305. void *bd_space;
  1306. /*
  1307. * Allocate buffer area for descs and rx_buffers. This is only
  1308. * done once for all interfaces. As only one interface can
  1309. * be active. Make this area DMA save by disabling the D-cache
  1310. */
  1311. if (!buffer_loc.tx_descs) {
  1312. /* Align buffer area for descs and rx_buffers to 1MiB */
  1313. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  1314. mmu_set_region_dcache_behaviour((u32)bd_space, BD_SPACE,
  1315. DCACHE_OFF);
  1316. buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
  1317. buffer_loc.rx_descs = (struct mvneta_rx_desc *)
  1318. ((u32)bd_space +
  1319. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc));
  1320. buffer_loc.rx_buffers = (u32)
  1321. (bd_space +
  1322. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc) +
  1323. MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc));
  1324. }
  1325. pp->base = (void __iomem *)pdata->iobase;
  1326. /* Configure MBUS address windows */
  1327. mvneta_conf_mbus_windows(pp);
  1328. /* PHY interface is already decoded in mvneta_ofdata_to_platdata() */
  1329. pp->phy_interface = pdata->phy_interface;
  1330. /* Now read phyaddr from DT */
  1331. addr = fdtdec_get_int(blob, node, "phy", 0);
  1332. addr = fdt_node_offset_by_phandle(blob, addr);
  1333. pp->phyaddr = fdtdec_get_int(blob, addr, "reg", 0);
  1334. bus = mdio_alloc();
  1335. if (!bus) {
  1336. printf("Failed to allocate MDIO bus\n");
  1337. return -ENOMEM;
  1338. }
  1339. bus->read = mvneta_mdio_read;
  1340. bus->write = mvneta_mdio_write;
  1341. snprintf(bus->name, sizeof(bus->name), dev->name);
  1342. bus->priv = (void *)pp;
  1343. pp->bus = bus;
  1344. return mdio_register(bus);
  1345. }
  1346. static void mvneta_stop(struct udevice *dev)
  1347. {
  1348. struct mvneta_port *pp = dev_get_priv(dev);
  1349. mvneta_port_down(pp);
  1350. mvneta_port_disable(pp);
  1351. }
  1352. static const struct eth_ops mvneta_ops = {
  1353. .start = mvneta_start,
  1354. .send = mvneta_send,
  1355. .recv = mvneta_recv,
  1356. .stop = mvneta_stop,
  1357. };
  1358. static int mvneta_ofdata_to_platdata(struct udevice *dev)
  1359. {
  1360. struct eth_pdata *pdata = dev_get_platdata(dev);
  1361. const char *phy_mode;
  1362. pdata->iobase = dev_get_addr(dev);
  1363. /* Get phy-mode / phy_interface from DT */
  1364. pdata->phy_interface = -1;
  1365. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  1366. if (phy_mode)
  1367. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  1368. if (pdata->phy_interface == -1) {
  1369. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  1370. return -EINVAL;
  1371. }
  1372. return 0;
  1373. }
  1374. static const struct udevice_id mvneta_ids[] = {
  1375. { .compatible = "marvell,armada-370-neta" },
  1376. { .compatible = "marvell,armada-xp-neta" },
  1377. { }
  1378. };
  1379. U_BOOT_DRIVER(mvneta) = {
  1380. .name = "mvneta",
  1381. .id = UCLASS_ETH,
  1382. .of_match = mvneta_ids,
  1383. .ofdata_to_platdata = mvneta_ofdata_to_platdata,
  1384. .probe = mvneta_probe,
  1385. .ops = &mvneta_ops,
  1386. .priv_auto_alloc_size = sizeof(struct mvneta_port),
  1387. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  1388. };