clk_rk3288.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <errno.h>
  11. #include <mapmem.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/cru_rk3288.h>
  16. #include <asm/arch/grf_rk3288.h>
  17. #include <asm/arch/hardware.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include <dm/device-internal.h>
  20. #include <dm/lists.h>
  21. #include <dm/uclass-internal.h>
  22. #include <linux/log2.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. struct rk3288_clk_plat {
  25. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  26. struct dtd_rockchip_rk3288_cru dtd;
  27. #endif
  28. };
  29. struct rk3288_clk_priv {
  30. struct rk3288_grf *grf;
  31. struct rk3288_cru *cru;
  32. ulong rate;
  33. };
  34. struct pll_div {
  35. u32 nr;
  36. u32 nf;
  37. u32 no;
  38. };
  39. enum {
  40. VCO_MAX_HZ = 2200U * 1000000,
  41. VCO_MIN_HZ = 440 * 1000000,
  42. OUTPUT_MAX_HZ = 2200U * 1000000,
  43. OUTPUT_MIN_HZ = 27500000,
  44. FREF_MAX_HZ = 2200U * 1000000,
  45. FREF_MIN_HZ = 269 * 1000,
  46. };
  47. enum {
  48. /* PLL CON0 */
  49. PLL_OD_MASK = 0x0f,
  50. /* PLL CON1 */
  51. PLL_NF_MASK = 0x1fff,
  52. /* PLL CON2 */
  53. PLL_BWADJ_MASK = 0x0fff,
  54. /* PLL CON3 */
  55. PLL_RESET_SHIFT = 5,
  56. /* CLKSEL0 */
  57. CORE_SEL_PLL_MASK = 1,
  58. CORE_SEL_PLL_SHIFT = 15,
  59. A17_DIV_MASK = 0x1f,
  60. A17_DIV_SHIFT = 8,
  61. MP_DIV_MASK = 0xf,
  62. MP_DIV_SHIFT = 4,
  63. M0_DIV_MASK = 0xf,
  64. M0_DIV_SHIFT = 0,
  65. /* CLKSEL1: pd bus clk pll sel: codec or general */
  66. PD_BUS_SEL_PLL_MASK = 15,
  67. PD_BUS_SEL_CPLL = 0,
  68. PD_BUS_SEL_GPLL,
  69. /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
  70. PD_BUS_PCLK_DIV_SHIFT = 12,
  71. PD_BUS_PCLK_DIV_MASK = 7,
  72. /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  73. PD_BUS_HCLK_DIV_SHIFT = 8,
  74. PD_BUS_HCLK_DIV_MASK = 3,
  75. /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
  76. PD_BUS_ACLK_DIV0_SHIFT = 3,
  77. PD_BUS_ACLK_DIV0_MASK = 0x1f,
  78. PD_BUS_ACLK_DIV1_SHIFT = 0,
  79. PD_BUS_ACLK_DIV1_MASK = 0x7,
  80. /*
  81. * CLKSEL10
  82. * peripheral bus pclk div:
  83. * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
  84. */
  85. PERI_SEL_PLL_MASK = 1,
  86. PERI_SEL_PLL_SHIFT = 15,
  87. PERI_SEL_CPLL = 0,
  88. PERI_SEL_GPLL,
  89. PERI_PCLK_DIV_SHIFT = 12,
  90. PERI_PCLK_DIV_MASK = 3,
  91. /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  92. PERI_HCLK_DIV_SHIFT = 8,
  93. PERI_HCLK_DIV_MASK = 3,
  94. /*
  95. * peripheral bus aclk div:
  96. * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
  97. */
  98. PERI_ACLK_DIV_SHIFT = 0,
  99. PERI_ACLK_DIV_MASK = 0x1f,
  100. SOCSTS_DPLL_LOCK = 1 << 5,
  101. SOCSTS_APLL_LOCK = 1 << 6,
  102. SOCSTS_CPLL_LOCK = 1 << 7,
  103. SOCSTS_GPLL_LOCK = 1 << 8,
  104. SOCSTS_NPLL_LOCK = 1 << 9,
  105. };
  106. #define RATE_TO_DIV(input_rate, output_rate) \
  107. ((input_rate) / (output_rate) - 1);
  108. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  109. #define PLL_DIVISORS(hz, _nr, _no) {\
  110. .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
  111. _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
  112. (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
  113. "divisors on line " __stringify(__LINE__));
  114. /* Keep divisors as low as possible to reduce jitter and power usage */
  115. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
  116. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
  117. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
  118. void *rockchip_get_cru(void)
  119. {
  120. struct rk3288_clk_priv *priv;
  121. struct udevice *dev;
  122. int ret;
  123. ret = rockchip_get_clk(&dev);
  124. if (ret)
  125. return ERR_PTR(ret);
  126. priv = dev_get_priv(dev);
  127. return priv->cru;
  128. }
  129. static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
  130. const struct pll_div *div)
  131. {
  132. int pll_id = rk_pll_id(clk_id);
  133. struct rk3288_pll *pll = &cru->pll[pll_id];
  134. /* All PLLs have same VCO and output frequency range restrictions. */
  135. uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
  136. uint output_hz = vco_hz / div->no;
  137. debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
  138. (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
  139. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  140. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
  141. (div->no == 1 || !(div->no % 2)));
  142. /* enter reset */
  143. rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  144. rk_clrsetreg(&pll->con0,
  145. CLKR_MASK << CLKR_SHIFT | PLL_OD_MASK,
  146. ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
  147. rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
  148. rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
  149. udelay(10);
  150. /* return from reset */
  151. rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  152. return 0;
  153. }
  154. static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
  155. unsigned int hz)
  156. {
  157. static const struct pll_div dpll_cfg[] = {
  158. {.nf = 25, .nr = 2, .no = 1},
  159. {.nf = 400, .nr = 9, .no = 2},
  160. {.nf = 500, .nr = 9, .no = 2},
  161. {.nf = 100, .nr = 3, .no = 1},
  162. };
  163. int cfg;
  164. switch (hz) {
  165. case 300000000:
  166. cfg = 0;
  167. break;
  168. case 533000000: /* actually 533.3P MHz */
  169. cfg = 1;
  170. break;
  171. case 666000000: /* actually 666.6P MHz */
  172. cfg = 2;
  173. break;
  174. case 800000000:
  175. cfg = 3;
  176. break;
  177. default:
  178. debug("Unsupported SDRAM frequency");
  179. return -EINVAL;
  180. }
  181. /* pll enter slow-mode */
  182. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  183. DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
  184. rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
  185. /* wait for pll lock */
  186. while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
  187. udelay(1);
  188. /* PLL enter normal-mode */
  189. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  190. DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
  191. return 0;
  192. }
  193. #ifndef CONFIG_SPL_BUILD
  194. #define VCO_MAX_KHZ 2200000
  195. #define VCO_MIN_KHZ 440000
  196. #define FREF_MAX_KHZ 2200000
  197. #define FREF_MIN_KHZ 269
  198. static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
  199. {
  200. uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
  201. uint fref_khz;
  202. uint diff_khz, best_diff_khz;
  203. const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
  204. uint vco_khz;
  205. uint no = 1;
  206. uint freq_khz = freq_hz / 1000;
  207. if (!freq_hz) {
  208. printf("%s: the frequency can not be 0 Hz\n", __func__);
  209. return -EINVAL;
  210. }
  211. no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  212. if (ext_div) {
  213. *ext_div = DIV_ROUND_UP(no, max_no);
  214. no = DIV_ROUND_UP(no, *ext_div);
  215. }
  216. /* only even divisors (and 1) are supported */
  217. if (no > 1)
  218. no = DIV_ROUND_UP(no, 2) * 2;
  219. vco_khz = freq_khz * no;
  220. if (ext_div)
  221. vco_khz *= *ext_div;
  222. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
  223. printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
  224. __func__, freq_hz);
  225. return -1;
  226. }
  227. div->no = no;
  228. best_diff_khz = vco_khz;
  229. for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
  230. fref_khz = ref_khz / nr;
  231. if (fref_khz < FREF_MIN_KHZ)
  232. break;
  233. if (fref_khz > FREF_MAX_KHZ)
  234. continue;
  235. nf = vco_khz / fref_khz;
  236. if (nf >= max_nf)
  237. continue;
  238. diff_khz = vco_khz - nf * fref_khz;
  239. if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
  240. nf++;
  241. diff_khz = fref_khz - diff_khz;
  242. }
  243. if (diff_khz >= best_diff_khz)
  244. continue;
  245. best_diff_khz = diff_khz;
  246. div->nr = nr;
  247. div->nf = nf;
  248. }
  249. if (best_diff_khz > 4 * 1000) {
  250. printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
  251. __func__, freq_hz, best_diff_khz * 1000);
  252. return -EINVAL;
  253. }
  254. return 0;
  255. }
  256. static int rockchip_mac_set_clk(struct rk3288_cru *cru,
  257. int periph, uint freq)
  258. {
  259. /* Assuming mac_clk is fed by an external clock */
  260. rk_clrsetreg(&cru->cru_clksel_con[21],
  261. RMII_EXTCLK_MASK << RMII_EXTCLK_SHIFT,
  262. RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
  263. return 0;
  264. }
  265. static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
  266. int periph, unsigned int rate_hz)
  267. {
  268. struct pll_div npll_config = {0};
  269. u32 lcdc_div;
  270. int ret;
  271. ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
  272. if (ret)
  273. return ret;
  274. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  275. NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
  276. rkclk_set_pll(cru, CLK_NEW, &npll_config);
  277. /* waiting for pll lock */
  278. while (1) {
  279. if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
  280. break;
  281. udelay(1);
  282. }
  283. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  284. NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
  285. /* vop dclk source clk: npll,dclk_div: 1 */
  286. switch (periph) {
  287. case DCLK_VOP0:
  288. rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
  289. (lcdc_div - 1) << 8 | 2 << 0);
  290. break;
  291. case DCLK_VOP1:
  292. rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
  293. (lcdc_div - 1) << 8 | 2 << 6);
  294. break;
  295. }
  296. return 0;
  297. }
  298. #endif
  299. #ifdef CONFIG_SPL_BUILD
  300. static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
  301. {
  302. u32 aclk_div;
  303. u32 hclk_div;
  304. u32 pclk_div;
  305. /* pll enter slow-mode */
  306. rk_clrsetreg(&cru->cru_mode_con,
  307. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  308. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  309. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  310. CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
  311. /* init pll */
  312. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  313. rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
  314. /* waiting for pll lock */
  315. while ((readl(&grf->soc_status[1]) &
  316. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
  317. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
  318. udelay(1);
  319. /*
  320. * pd_bus clock pll source selection and
  321. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  322. */
  323. aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
  324. assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  325. hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
  326. assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
  327. PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
  328. pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
  329. assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
  330. PD_BUS_ACLK_HZ && pclk_div < 0x7);
  331. rk_clrsetreg(&cru->cru_clksel_con[1],
  332. PD_BUS_PCLK_DIV_MASK << PD_BUS_PCLK_DIV_SHIFT |
  333. PD_BUS_HCLK_DIV_MASK << PD_BUS_HCLK_DIV_SHIFT |
  334. PD_BUS_ACLK_DIV0_MASK << PD_BUS_ACLK_DIV0_SHIFT |
  335. PD_BUS_ACLK_DIV1_MASK << PD_BUS_ACLK_DIV1_SHIFT,
  336. pclk_div << PD_BUS_PCLK_DIV_SHIFT |
  337. hclk_div << PD_BUS_HCLK_DIV_SHIFT |
  338. aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
  339. 0 << 0);
  340. /*
  341. * peri clock pll source selection and
  342. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  343. */
  344. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  345. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  346. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  347. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  348. PERI_ACLK_HZ && (hclk_div < 0x4));
  349. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  350. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  351. PERI_ACLK_HZ && (pclk_div < 0x4));
  352. rk_clrsetreg(&cru->cru_clksel_con[10],
  353. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  354. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  355. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  356. PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
  357. pclk_div << PERI_PCLK_DIV_SHIFT |
  358. hclk_div << PERI_HCLK_DIV_SHIFT |
  359. aclk_div << PERI_ACLK_DIV_SHIFT);
  360. /* PLL enter normal-mode */
  361. rk_clrsetreg(&cru->cru_mode_con,
  362. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  363. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  364. GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
  365. CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
  366. }
  367. #endif
  368. void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
  369. {
  370. /* pll enter slow-mode */
  371. rk_clrsetreg(&cru->cru_mode_con,
  372. APLL_MODE_MASK << APLL_MODE_SHIFT,
  373. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  374. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  375. /* waiting for pll lock */
  376. while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
  377. udelay(1);
  378. /*
  379. * core clock pll source selection and
  380. * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
  381. * core clock select apll, apll clk = 1800MHz
  382. * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
  383. */
  384. rk_clrsetreg(&cru->cru_clksel_con[0],
  385. CORE_SEL_PLL_MASK << CORE_SEL_PLL_SHIFT |
  386. A17_DIV_MASK << A17_DIV_SHIFT |
  387. MP_DIV_MASK << MP_DIV_SHIFT |
  388. M0_DIV_MASK << M0_DIV_SHIFT,
  389. 0 << A17_DIV_SHIFT |
  390. 3 << MP_DIV_SHIFT |
  391. 1 << M0_DIV_SHIFT);
  392. /*
  393. * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
  394. * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
  395. */
  396. rk_clrsetreg(&cru->cru_clksel_con[37],
  397. CLK_L2RAM_DIV_MASK << CLK_L2RAM_DIV_SHIFT |
  398. ATCLK_CORE_DIV_CON_MASK << ATCLK_CORE_DIV_CON_SHIFT |
  399. PCLK_CORE_DBG_DIV_MASK >> PCLK_CORE_DBG_DIV_SHIFT,
  400. 1 << CLK_L2RAM_DIV_SHIFT |
  401. 3 << ATCLK_CORE_DIV_CON_SHIFT |
  402. 3 << PCLK_CORE_DBG_DIV_SHIFT);
  403. /* PLL enter normal-mode */
  404. rk_clrsetreg(&cru->cru_mode_con,
  405. APLL_MODE_MASK << APLL_MODE_SHIFT,
  406. APLL_MODE_NORMAL << APLL_MODE_SHIFT);
  407. }
  408. /* Get pll rate by id */
  409. static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
  410. enum rk_clk_id clk_id)
  411. {
  412. uint32_t nr, no, nf;
  413. uint32_t con;
  414. int pll_id = rk_pll_id(clk_id);
  415. struct rk3288_pll *pll = &cru->pll[pll_id];
  416. static u8 clk_shift[CLK_COUNT] = {
  417. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
  418. GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
  419. };
  420. uint shift;
  421. con = readl(&cru->cru_mode_con);
  422. shift = clk_shift[clk_id];
  423. switch ((con >> shift) & APLL_MODE_MASK) {
  424. case APLL_MODE_SLOW:
  425. return OSC_HZ;
  426. case APLL_MODE_NORMAL:
  427. /* normal mode */
  428. con = readl(&pll->con0);
  429. no = ((con >> CLKOD_SHIFT) & CLKOD_MASK) + 1;
  430. nr = ((con >> CLKR_SHIFT) & CLKR_MASK) + 1;
  431. con = readl(&pll->con1);
  432. nf = ((con >> CLKF_SHIFT) & CLKF_MASK) + 1;
  433. return (24 * nf / (nr * no)) * 1000000;
  434. case APLL_MODE_DEEP:
  435. default:
  436. return 32768;
  437. }
  438. }
  439. static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  440. int periph)
  441. {
  442. uint src_rate;
  443. uint div, mux;
  444. u32 con;
  445. switch (periph) {
  446. case HCLK_EMMC:
  447. con = readl(&cru->cru_clksel_con[12]);
  448. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  449. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  450. break;
  451. case HCLK_SDMMC:
  452. con = readl(&cru->cru_clksel_con[11]);
  453. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  454. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  455. break;
  456. case HCLK_SDIO0:
  457. con = readl(&cru->cru_clksel_con[12]);
  458. mux = (con >> SDIO0_PLL_SHIFT) & SDIO0_PLL_MASK;
  459. div = (con >> SDIO0_DIV_SHIFT) & SDIO0_DIV_MASK;
  460. break;
  461. default:
  462. return -EINVAL;
  463. }
  464. src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
  465. return DIV_TO_RATE(src_rate, div);
  466. }
  467. static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  468. int periph, uint freq)
  469. {
  470. int src_clk_div;
  471. int mux;
  472. debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
  473. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  474. if (src_clk_div > 0x3f) {
  475. src_clk_div = RATE_TO_DIV(OSC_HZ, freq);
  476. mux = EMMC_PLL_SELECT_24MHZ;
  477. assert((int)EMMC_PLL_SELECT_24MHZ ==
  478. (int)MMC0_PLL_SELECT_24MHZ);
  479. } else {
  480. mux = EMMC_PLL_SELECT_GENERAL;
  481. assert((int)EMMC_PLL_SELECT_GENERAL ==
  482. (int)MMC0_PLL_SELECT_GENERAL);
  483. }
  484. switch (periph) {
  485. case HCLK_EMMC:
  486. rk_clrsetreg(&cru->cru_clksel_con[12],
  487. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  488. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  489. mux << EMMC_PLL_SHIFT |
  490. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  491. break;
  492. case HCLK_SDMMC:
  493. rk_clrsetreg(&cru->cru_clksel_con[11],
  494. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  495. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  496. mux << MMC0_PLL_SHIFT |
  497. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  498. break;
  499. case HCLK_SDIO0:
  500. rk_clrsetreg(&cru->cru_clksel_con[12],
  501. SDIO0_PLL_MASK << SDIO0_PLL_SHIFT |
  502. SDIO0_DIV_MASK << SDIO0_DIV_SHIFT,
  503. mux << SDIO0_PLL_SHIFT |
  504. (src_clk_div - 1) << SDIO0_DIV_SHIFT);
  505. break;
  506. default:
  507. return -EINVAL;
  508. }
  509. return rockchip_mmc_get_clk(cru, gclk_rate, periph);
  510. }
  511. static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  512. int periph)
  513. {
  514. uint div, mux;
  515. u32 con;
  516. switch (periph) {
  517. case SCLK_SPI0:
  518. con = readl(&cru->cru_clksel_con[25]);
  519. mux = (con >> SPI0_PLL_SHIFT) & SPI0_PLL_MASK;
  520. div = (con >> SPI0_DIV_SHIFT) & SPI0_DIV_MASK;
  521. break;
  522. case SCLK_SPI1:
  523. con = readl(&cru->cru_clksel_con[25]);
  524. mux = (con >> SPI1_PLL_SHIFT) & SPI1_PLL_MASK;
  525. div = (con >> SPI1_DIV_SHIFT) & SPI1_DIV_MASK;
  526. break;
  527. case SCLK_SPI2:
  528. con = readl(&cru->cru_clksel_con[39]);
  529. mux = (con >> SPI2_PLL_SHIFT) & SPI2_PLL_MASK;
  530. div = (con >> SPI2_DIV_SHIFT) & SPI2_DIV_MASK;
  531. break;
  532. default:
  533. return -EINVAL;
  534. }
  535. assert(mux == SPI0_PLL_SELECT_GENERAL);
  536. return DIV_TO_RATE(gclk_rate, div);
  537. }
  538. static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  539. int periph, uint freq)
  540. {
  541. int src_clk_div;
  542. debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
  543. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  544. switch (periph) {
  545. case SCLK_SPI0:
  546. rk_clrsetreg(&cru->cru_clksel_con[25],
  547. SPI0_PLL_MASK << SPI0_PLL_SHIFT |
  548. SPI0_DIV_MASK << SPI0_DIV_SHIFT,
  549. SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
  550. src_clk_div << SPI0_DIV_SHIFT);
  551. break;
  552. case SCLK_SPI1:
  553. rk_clrsetreg(&cru->cru_clksel_con[25],
  554. SPI1_PLL_MASK << SPI1_PLL_SHIFT |
  555. SPI1_DIV_MASK << SPI1_DIV_SHIFT,
  556. SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
  557. src_clk_div << SPI1_DIV_SHIFT);
  558. break;
  559. case SCLK_SPI2:
  560. rk_clrsetreg(&cru->cru_clksel_con[39],
  561. SPI2_PLL_MASK << SPI2_PLL_SHIFT |
  562. SPI2_DIV_MASK << SPI2_DIV_SHIFT,
  563. SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
  564. src_clk_div << SPI2_DIV_SHIFT);
  565. break;
  566. default:
  567. return -EINVAL;
  568. }
  569. return rockchip_spi_get_clk(cru, gclk_rate, periph);
  570. }
  571. static ulong rk3288_clk_get_rate(struct clk *clk)
  572. {
  573. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  574. ulong new_rate, gclk_rate;
  575. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  576. switch (clk->id) {
  577. case 0 ... 63:
  578. new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
  579. break;
  580. case HCLK_EMMC:
  581. case HCLK_SDMMC:
  582. case HCLK_SDIO0:
  583. new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
  584. break;
  585. case SCLK_SPI0:
  586. case SCLK_SPI1:
  587. case SCLK_SPI2:
  588. new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
  589. break;
  590. case PCLK_I2C0:
  591. case PCLK_I2C1:
  592. case PCLK_I2C2:
  593. case PCLK_I2C3:
  594. case PCLK_I2C4:
  595. case PCLK_I2C5:
  596. return gclk_rate;
  597. case PCLK_PWM:
  598. return PD_BUS_PCLK_HZ;
  599. default:
  600. return -ENOENT;
  601. }
  602. return new_rate;
  603. }
  604. static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
  605. {
  606. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  607. struct rk3288_cru *cru = priv->cru;
  608. ulong new_rate, gclk_rate;
  609. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  610. switch (clk->id) {
  611. case CLK_DDR:
  612. new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
  613. break;
  614. case HCLK_EMMC:
  615. case HCLK_SDMMC:
  616. case HCLK_SDIO0:
  617. new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
  618. break;
  619. case SCLK_SPI0:
  620. case SCLK_SPI1:
  621. case SCLK_SPI2:
  622. new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
  623. break;
  624. #ifndef CONFIG_SPL_BUILD
  625. case SCLK_MAC:
  626. new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
  627. break;
  628. case DCLK_VOP0:
  629. case DCLK_VOP1:
  630. new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
  631. break;
  632. case SCLK_EDP_24M:
  633. /* clk_edp_24M source: 24M */
  634. rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
  635. /* rst edp */
  636. rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
  637. udelay(1);
  638. rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
  639. new_rate = rate;
  640. break;
  641. case ACLK_VOP0:
  642. case ACLK_VOP1: {
  643. u32 div;
  644. /* vop aclk source clk: cpll */
  645. div = CPLL_HZ / rate;
  646. assert((div - 1 < 64) && (div * rate == CPLL_HZ));
  647. switch (clk->id) {
  648. case ACLK_VOP0:
  649. rk_clrsetreg(&cru->cru_clksel_con[31],
  650. 3 << 6 | 0x1f << 0,
  651. 0 << 6 | (div - 1) << 0);
  652. break;
  653. case ACLK_VOP1:
  654. rk_clrsetreg(&cru->cru_clksel_con[31],
  655. 3 << 14 | 0x1f << 8,
  656. 0 << 14 | (div - 1) << 8);
  657. break;
  658. }
  659. new_rate = rate;
  660. break;
  661. }
  662. case PCLK_HDMI_CTRL:
  663. /* enable pclk hdmi ctrl */
  664. rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
  665. /* software reset hdmi */
  666. rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
  667. udelay(1);
  668. rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
  669. new_rate = rate;
  670. break;
  671. #endif
  672. default:
  673. return -ENOENT;
  674. }
  675. return new_rate;
  676. }
  677. static struct clk_ops rk3288_clk_ops = {
  678. .get_rate = rk3288_clk_get_rate,
  679. .set_rate = rk3288_clk_set_rate,
  680. };
  681. static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
  682. {
  683. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  684. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  685. priv->cru = (struct rk3288_cru *)dev_get_addr(dev);
  686. #endif
  687. return 0;
  688. }
  689. static int rk3288_clk_probe(struct udevice *dev)
  690. {
  691. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  692. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  693. if (IS_ERR(priv->grf))
  694. return PTR_ERR(priv->grf);
  695. #ifdef CONFIG_SPL_BUILD
  696. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  697. struct rk3288_clk_plat *plat = dev_get_platdata(dev);
  698. priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  699. #endif
  700. rkclk_init(priv->cru, priv->grf);
  701. #endif
  702. return 0;
  703. }
  704. static int rk3288_clk_bind(struct udevice *dev)
  705. {
  706. int ret;
  707. /* The reset driver does not have a device node, so bind it here */
  708. ret = device_bind_driver(gd->dm_root, "rk3288_sysreset", "reset", &dev);
  709. if (ret)
  710. debug("Warning: No RK3288 reset driver: ret=%d\n", ret);
  711. return 0;
  712. }
  713. static const struct udevice_id rk3288_clk_ids[] = {
  714. { .compatible = "rockchip,rk3288-cru" },
  715. { }
  716. };
  717. U_BOOT_DRIVER(rockchip_rk3288_cru) = {
  718. .name = "rockchip_rk3288_cru",
  719. .id = UCLASS_CLK,
  720. .of_match = rk3288_clk_ids,
  721. .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
  722. .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
  723. .ops = &rk3288_clk_ops,
  724. .bind = rk3288_clk_bind,
  725. .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
  726. .probe = rk3288_clk_probe,
  727. };