clk_rk3036.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <syscon.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/cru_rk3036.h>
  14. #include <asm/arch/hardware.h>
  15. #include <dm/lists.h>
  16. #include <dt-bindings/clock/rk3036-cru.h>
  17. #include <linux/log2.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. struct rk3036_clk_priv {
  20. struct rk3036_cru *cru;
  21. ulong rate;
  22. };
  23. enum {
  24. VCO_MAX_HZ = 2400U * 1000000,
  25. VCO_MIN_HZ = 600 * 1000000,
  26. OUTPUT_MAX_HZ = 2400U * 1000000,
  27. OUTPUT_MIN_HZ = 24 * 1000000,
  28. };
  29. #define RATE_TO_DIV(input_rate, output_rate) \
  30. ((input_rate) / (output_rate) - 1);
  31. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  32. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  33. .refdiv = _refdiv,\
  34. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  35. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  36. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
  37. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
  38. #hz "Hz cannot be hit with PLL "\
  39. "divisors on line " __stringify(__LINE__));
  40. /* use interge mode*/
  41. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 3, 1);
  42. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  43. void *rockchip_get_cru(void)
  44. {
  45. struct udevice *dev;
  46. fdt_addr_t addr;
  47. int ret;
  48. ret = uclass_get_device(UCLASS_CLK, 0, &dev);
  49. if (ret)
  50. return ERR_PTR(ret);
  51. addr = dev_get_addr(dev);
  52. if (addr == FDT_ADDR_T_NONE)
  53. return ERR_PTR(-EINVAL);
  54. return (void *)addr;
  55. }
  56. static int rkclk_set_pll(struct rk3036_cru *cru, enum rk_clk_id clk_id,
  57. const struct pll_div *div)
  58. {
  59. int pll_id = rk_pll_id(clk_id);
  60. struct rk3036_pll *pll = &cru->pll[pll_id];
  61. /* All PLLs have same VCO and output frequency range restrictions. */
  62. uint vco_hz = OSC_HZ / 1000 * div->fbdiv / div->refdiv * 1000;
  63. uint output_hz = vco_hz / div->postdiv1 / div->postdiv2;
  64. debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, postdiv2=%d,\
  65. vco=%u Hz, output=%u Hz\n",
  66. pll, div->fbdiv, div->refdiv, div->postdiv1,
  67. div->postdiv2, vco_hz, output_hz);
  68. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  69. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);
  70. /* use interger mode */
  71. rk_clrreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
  72. rk_clrsetreg(&pll->con0,
  73. PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT | PLL_FBDIV_MASK,
  74. (div->postdiv1 << PLL_POSTDIV1_SHIFT) | div->fbdiv);
  75. rk_clrsetreg(&pll->con1, PLL_POSTDIV2_MASK << PLL_POSTDIV2_SHIFT |
  76. PLL_REFDIV_MASK << PLL_REFDIV_SHIFT,
  77. (div->postdiv2 << PLL_POSTDIV2_SHIFT |
  78. div->refdiv << PLL_REFDIV_SHIFT));
  79. /* waiting for pll lock */
  80. while (readl(&pll->con1) & (1 << PLL_LOCK_STATUS_SHIFT))
  81. udelay(1);
  82. return 0;
  83. }
  84. static void rkclk_init(struct rk3036_cru *cru)
  85. {
  86. u32 aclk_div;
  87. u32 hclk_div;
  88. u32 pclk_div;
  89. /* pll enter slow-mode */
  90. rk_clrsetreg(&cru->cru_mode_con,
  91. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  92. APLL_MODE_MASK << APLL_MODE_SHIFT,
  93. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  94. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  95. /* init pll */
  96. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  97. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  98. /*
  99. * select apll as core clock pll source and
  100. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  101. * core hz : apll = 1:1
  102. */
  103. aclk_div = APLL_HZ / CORE_ACLK_HZ - 1;
  104. assert((aclk_div + 1) * CORE_ACLK_HZ == APLL_HZ && aclk_div < 0x7);
  105. pclk_div = APLL_HZ / CORE_PERI_HZ - 1;
  106. assert((pclk_div + 1) * CORE_PERI_HZ == APLL_HZ && pclk_div < 0xf);
  107. rk_clrsetreg(&cru->cru_clksel_con[0],
  108. CORE_CLK_PLL_SEL_MASK << CORE_CLK_PLL_SEL_SHIFT |
  109. CORE_DIV_CON_MASK << CORE_DIV_CON_SHIFT,
  110. CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
  111. 0 << CORE_DIV_CON_SHIFT);
  112. rk_clrsetreg(&cru->cru_clksel_con[1],
  113. CORE_ACLK_DIV_MASK << CORE_ACLK_DIV_SHIFT |
  114. CORE_PERI_DIV_MASK << CORE_PERI_DIV_SHIFT,
  115. aclk_div << CORE_ACLK_DIV_SHIFT |
  116. pclk_div << CORE_PERI_DIV_SHIFT);
  117. /*
  118. * select apll as cpu clock pll source and
  119. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  120. */
  121. aclk_div = APLL_HZ / CPU_ACLK_HZ - 1;
  122. assert((aclk_div + 1) * CPU_ACLK_HZ == APLL_HZ && aclk_div < 0x1f);
  123. pclk_div = APLL_HZ / CPU_PCLK_HZ - 1;
  124. assert((pclk_div + 1) * CPU_PCLK_HZ == APLL_HZ && pclk_div < 0x7);
  125. hclk_div = APLL_HZ / CPU_HCLK_HZ - 1;
  126. assert((hclk_div + 1) * CPU_HCLK_HZ == APLL_HZ && hclk_div < 0x3);
  127. rk_clrsetreg(&cru->cru_clksel_con[0],
  128. CPU_CLK_PLL_SEL_MASK << CPU_CLK_PLL_SEL_SHIFT |
  129. ACLK_CPU_DIV_MASK << ACLK_CPU_DIV_SHIFT,
  130. CPU_CLK_PLL_SEL_APLL << CPU_CLK_PLL_SEL_SHIFT |
  131. aclk_div << ACLK_CPU_DIV_SHIFT);
  132. rk_clrsetreg(&cru->cru_clksel_con[1],
  133. CPU_PCLK_DIV_MASK << CPU_PCLK_DIV_SHIFT |
  134. CPU_HCLK_DIV_MASK << CPU_HCLK_DIV_SHIFT,
  135. pclk_div << CPU_PCLK_DIV_SHIFT |
  136. hclk_div << CPU_HCLK_DIV_SHIFT);
  137. /*
  138. * select gpll as peri clock pll source and
  139. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  140. */
  141. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  142. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  143. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  144. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  145. PERI_ACLK_HZ && (pclk_div < 0x4));
  146. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  147. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  148. PERI_ACLK_HZ && pclk_div < 0x8);
  149. rk_clrsetreg(&cru->cru_clksel_con[10],
  150. PERI_PLL_SEL_MASK << PERI_PLL_SEL_SHIFT |
  151. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  152. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  153. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  154. PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
  155. pclk_div << PERI_PCLK_DIV_SHIFT |
  156. hclk_div << PERI_HCLK_DIV_SHIFT |
  157. aclk_div << PERI_ACLK_DIV_SHIFT);
  158. /* PLL enter normal-mode */
  159. rk_clrsetreg(&cru->cru_mode_con,
  160. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  161. APLL_MODE_MASK << APLL_MODE_SHIFT,
  162. GPLL_MODE_NORM << GPLL_MODE_SHIFT |
  163. APLL_MODE_NORM << APLL_MODE_SHIFT);
  164. }
  165. /* Get pll rate by id */
  166. static uint32_t rkclk_pll_get_rate(struct rk3036_cru *cru,
  167. enum rk_clk_id clk_id)
  168. {
  169. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  170. uint32_t con;
  171. int pll_id = rk_pll_id(clk_id);
  172. struct rk3036_pll *pll = &cru->pll[pll_id];
  173. static u8 clk_shift[CLK_COUNT] = {
  174. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, 0xff,
  175. GPLL_MODE_SHIFT, 0xff
  176. };
  177. static u8 clk_mask[CLK_COUNT] = {
  178. 0xff, APLL_MODE_MASK, DPLL_MODE_MASK, 0xff,
  179. GPLL_MODE_MASK, 0xff
  180. };
  181. uint shift;
  182. uint mask;
  183. con = readl(&cru->cru_mode_con);
  184. shift = clk_shift[clk_id];
  185. mask = clk_mask[clk_id];
  186. switch ((con >> shift) & mask) {
  187. case GPLL_MODE_SLOW:
  188. return OSC_HZ;
  189. case GPLL_MODE_NORM:
  190. /* normal mode */
  191. con = readl(&pll->con0);
  192. postdiv1 = (con >> PLL_POSTDIV1_SHIFT) & PLL_POSTDIV1_MASK;
  193. fbdiv = (con >> PLL_FBDIV_SHIFT) & PLL_FBDIV_MASK;
  194. con = readl(&pll->con1);
  195. postdiv2 = (con >> PLL_POSTDIV2_SHIFT) & PLL_POSTDIV2_MASK;
  196. refdiv = (con >> PLL_REFDIV_SHIFT) & PLL_REFDIV_MASK;
  197. return (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  198. case GPLL_MODE_DEEP:
  199. default:
  200. return 32768;
  201. }
  202. }
  203. static ulong rockchip_mmc_get_clk(struct rk3036_cru *cru, uint clk_general_rate,
  204. int periph)
  205. {
  206. uint src_rate;
  207. uint div, mux;
  208. u32 con;
  209. switch (periph) {
  210. case HCLK_EMMC:
  211. con = readl(&cru->cru_clksel_con[12]);
  212. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  213. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  214. break;
  215. case HCLK_SDIO:
  216. con = readl(&cru->cru_clksel_con[12]);
  217. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  218. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. src_rate = mux == EMMC_SEL_24M ? OSC_HZ : clk_general_rate;
  224. return DIV_TO_RATE(src_rate, div);
  225. }
  226. static ulong rockchip_mmc_set_clk(struct rk3036_cru *cru, uint clk_general_rate,
  227. int periph, uint freq)
  228. {
  229. int src_clk_div;
  230. int mux;
  231. debug("%s: clk_general_rate=%u\n", __func__, clk_general_rate);
  232. /* mmc clock auto divide 2 in internal */
  233. src_clk_div = (clk_general_rate / 2 + freq - 1) / freq;
  234. if (src_clk_div > 0x7f) {
  235. src_clk_div = (OSC_HZ / 2 + freq - 1) / freq;
  236. mux = EMMC_SEL_24M;
  237. } else {
  238. mux = EMMC_SEL_GPLL;
  239. }
  240. switch (periph) {
  241. case HCLK_EMMC:
  242. rk_clrsetreg(&cru->cru_clksel_con[12],
  243. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  244. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  245. mux << EMMC_PLL_SHIFT |
  246. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  247. break;
  248. case HCLK_SDIO:
  249. rk_clrsetreg(&cru->cru_clksel_con[11],
  250. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  251. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  252. mux << MMC0_PLL_SHIFT |
  253. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  254. break;
  255. default:
  256. return -EINVAL;
  257. }
  258. return rockchip_mmc_get_clk(cru, clk_general_rate, periph);
  259. }
  260. static ulong rk3036_clk_get_rate(struct clk *clk)
  261. {
  262. struct rk3036_clk_priv *priv = dev_get_priv(clk->dev);
  263. switch (clk->id) {
  264. case 0 ... 63:
  265. return rkclk_pll_get_rate(priv->cru, clk->id);
  266. default:
  267. return -ENOENT;
  268. }
  269. }
  270. static ulong rk3036_clk_set_rate(struct clk *clk, ulong rate)
  271. {
  272. struct rk3036_clk_priv *priv = dev_get_priv(clk->dev);
  273. ulong new_rate, gclk_rate;
  274. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  275. switch (clk->id) {
  276. case 0 ... 63:
  277. return 0;
  278. case HCLK_EMMC:
  279. new_rate = rockchip_mmc_set_clk(priv->cru, gclk_rate,
  280. clk->id, rate);
  281. break;
  282. default:
  283. return -ENOENT;
  284. }
  285. return new_rate;
  286. }
  287. static struct clk_ops rk3036_clk_ops = {
  288. .get_rate = rk3036_clk_get_rate,
  289. .set_rate = rk3036_clk_set_rate,
  290. };
  291. static int rk3036_clk_probe(struct udevice *dev)
  292. {
  293. struct rk3036_clk_priv *priv = dev_get_priv(dev);
  294. priv->cru = (struct rk3036_cru *)dev_get_addr(dev);
  295. rkclk_init(priv->cru);
  296. return 0;
  297. }
  298. static int rk3036_clk_bind(struct udevice *dev)
  299. {
  300. int ret;
  301. /* The reset driver does not have a device node, so bind it here */
  302. ret = device_bind_driver(gd->dm_root, "rk3036_sysreset", "reset", &dev);
  303. if (ret)
  304. debug("Warning: No RK3036 reset driver: ret=%d\n", ret);
  305. return 0;
  306. }
  307. static const struct udevice_id rk3036_clk_ids[] = {
  308. { .compatible = "rockchip,rk3036-cru" },
  309. { }
  310. };
  311. U_BOOT_DRIVER(clk_rk3036) = {
  312. .name = "clk_rk3036",
  313. .id = UCLASS_CLK,
  314. .of_match = rk3036_clk_ids,
  315. .priv_auto_alloc_size = sizeof(struct rk3036_clk_priv),
  316. .ops = &rk3036_clk_ops,
  317. .bind = rk3036_clk_bind,
  318. .probe = rk3036_clk_probe,
  319. };