clk-uclass.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Copyright (C) 2015 Google, Inc
  3. * Written by Simon Glass <sjg@chromium.org>
  4. * Copyright (c) 2016, NVIDIA CORPORATION.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <clk.h>
  10. #include <clk-uclass.h>
  11. #include <dm.h>
  12. #include <dt-structs.h>
  13. #include <errno.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. static inline struct clk_ops *clk_dev_ops(struct udevice *dev)
  16. {
  17. return (struct clk_ops *)dev->driver->ops;
  18. }
  19. #if CONFIG_IS_ENABLED(OF_CONTROL)
  20. # if CONFIG_IS_ENABLED(OF_PLATDATA)
  21. int clk_get_by_index_platdata(struct udevice *dev, int index,
  22. struct phandle_2_cell *cells, struct clk *clk)
  23. {
  24. int ret;
  25. if (index != 0)
  26. return -ENOSYS;
  27. ret = uclass_get_device(UCLASS_CLK, 0, &clk->dev);
  28. if (ret)
  29. return ret;
  30. clk->id = cells[0].id;
  31. return 0;
  32. }
  33. # else
  34. static int clk_of_xlate_default(struct clk *clk,
  35. struct fdtdec_phandle_args *args)
  36. {
  37. debug("%s(clk=%p)\n", __func__, clk);
  38. if (args->args_count > 1) {
  39. debug("Invaild args_count: %d\n", args->args_count);
  40. return -EINVAL;
  41. }
  42. if (args->args_count)
  43. clk->id = args->args[0];
  44. else
  45. clk->id = 0;
  46. return 0;
  47. }
  48. int clk_get_by_index(struct udevice *dev, int index, struct clk *clk)
  49. {
  50. int ret;
  51. struct fdtdec_phandle_args args;
  52. struct udevice *dev_clk;
  53. struct clk_ops *ops;
  54. debug("%s(dev=%p, index=%d, clk=%p)\n", __func__, dev, index, clk);
  55. assert(clk);
  56. ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, dev->of_offset,
  57. "clocks", "#clock-cells", 0, index,
  58. &args);
  59. if (ret) {
  60. debug("%s: fdtdec_parse_phandle_with_args failed: err=%d\n",
  61. __func__, ret);
  62. return ret;
  63. }
  64. ret = uclass_get_device_by_of_offset(UCLASS_CLK, args.node, &dev_clk);
  65. if (ret) {
  66. debug("%s: uclass_get_device_by_of_offset failed: err=%d\n",
  67. __func__, ret);
  68. return ret;
  69. }
  70. ops = clk_dev_ops(dev_clk);
  71. if (ops->of_xlate)
  72. ret = ops->of_xlate(clk, &args);
  73. else
  74. ret = clk_of_xlate_default(clk, &args);
  75. if (ret) {
  76. debug("of_xlate() failed: %d\n", ret);
  77. return ret;
  78. }
  79. return clk_request(dev_clk, clk);
  80. }
  81. # endif /* OF_PLATDATA */
  82. int clk_get_by_name(struct udevice *dev, const char *name, struct clk *clk)
  83. {
  84. int index;
  85. debug("%s(dev=%p, name=%s, clk=%p)\n", __func__, dev, name, clk);
  86. index = fdt_find_string(gd->fdt_blob, dev->of_offset, "clock-names",
  87. name);
  88. if (index < 0) {
  89. debug("fdt_find_string() failed: %d\n", index);
  90. return index;
  91. }
  92. return clk_get_by_index(dev, index, clk);
  93. }
  94. #endif /* OF_CONTROL */
  95. int clk_request(struct udevice *dev, struct clk *clk)
  96. {
  97. struct clk_ops *ops = clk_dev_ops(dev);
  98. debug("%s(dev=%p, clk=%p)\n", __func__, dev, clk);
  99. clk->dev = dev;
  100. if (!ops->request)
  101. return 0;
  102. return ops->request(clk);
  103. }
  104. int clk_free(struct clk *clk)
  105. {
  106. struct clk_ops *ops = clk_dev_ops(clk->dev);
  107. debug("%s(clk=%p)\n", __func__, clk);
  108. if (!ops->free)
  109. return 0;
  110. return ops->free(clk);
  111. }
  112. ulong clk_get_rate(struct clk *clk)
  113. {
  114. struct clk_ops *ops = clk_dev_ops(clk->dev);
  115. debug("%s(clk=%p)\n", __func__, clk);
  116. if (!ops->get_rate)
  117. return -ENOSYS;
  118. return ops->get_rate(clk);
  119. }
  120. ulong clk_set_rate(struct clk *clk, ulong rate)
  121. {
  122. struct clk_ops *ops = clk_dev_ops(clk->dev);
  123. debug("%s(clk=%p, rate=%lu)\n", __func__, clk, rate);
  124. if (!ops->set_rate)
  125. return -ENOSYS;
  126. return ops->set_rate(clk, rate);
  127. }
  128. int clk_enable(struct clk *clk)
  129. {
  130. struct clk_ops *ops = clk_dev_ops(clk->dev);
  131. debug("%s(clk=%p)\n", __func__, clk);
  132. if (!ops->enable)
  133. return -ENOSYS;
  134. return ops->enable(clk);
  135. }
  136. int clk_disable(struct clk *clk)
  137. {
  138. struct clk_ops *ops = clk_dev_ops(clk->dev);
  139. debug("%s(clk=%p)\n", __func__, clk);
  140. if (!ops->disable)
  141. return -ENOSYS;
  142. return ops->disable(clk);
  143. }
  144. UCLASS_DRIVER(clk) = {
  145. .id = UCLASS_CLK,
  146. .name = "clk",
  147. };