lowlevel_init.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Memory Setup stuff - taken from blob memsetup.S
  3. *
  4. * Copyright (C) 2009 Samsung Electronics
  5. * Kyungmin Park <kyungmin.park@samsung.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <config.h>
  10. #include <asm/arch/cpu.h>
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/power.h>
  13. /*
  14. * Register usages:
  15. *
  16. * r5 has zero always
  17. * r7 has S5PC100 GPIO base, 0xE0300000
  18. * r8 has real GPIO base, 0xE0300000, 0xE0200000 at S5PC100, S5PC110 repectively
  19. * r9 has Mobile DDR size, 1 means 1GiB, 2 means 2GiB and so on
  20. */
  21. .globl lowlevel_init
  22. lowlevel_init:
  23. mov r11, lr
  24. /* r5 has always zero */
  25. mov r5, #0
  26. ldr r7, =S5PC100_GPIO_BASE
  27. ldr r8, =S5PC100_GPIO_BASE
  28. /* Read CPU ID */
  29. ldr r2, =S5PC110_PRO_ID
  30. ldr r0, [r2]
  31. mov r1, #0x00010000
  32. and r0, r0, r1
  33. cmp r0, r5
  34. beq 100f
  35. ldr r8, =S5PC110_GPIO_BASE
  36. 100:
  37. /* Turn on KEY_LED_ON [GPJ4(1)] XMSMWEN */
  38. cmp r7, r8
  39. beq skip_check_didle @ Support C110 only
  40. ldr r0, =S5PC110_RST_STAT
  41. ldr r1, [r0]
  42. and r1, r1, #0x000D0000
  43. cmp r1, #(0x1 << 19) @ DEEPIDLE_WAKEUP
  44. beq didle_wakeup
  45. cmp r7, r8
  46. skip_check_didle:
  47. addeq r0, r8, #0x280 @ S5PC100_GPIO_J4
  48. addne r0, r8, #0x2C0 @ S5PC110_GPIO_J4
  49. ldr r1, [r0, #0x0] @ GPIO_CON_OFFSET
  50. bic r1, r1, #(0xf << 4) @ 1 * 4-bit
  51. orr r1, r1, #(0x1 << 4)
  52. str r1, [r0, #0x0] @ GPIO_CON_OFFSET
  53. ldr r1, [r0, #0x4] @ GPIO_DAT_OFFSET
  54. bic r1, r1, #(1 << 1)
  55. str r1, [r0, #0x4] @ GPIO_DAT_OFFSET
  56. /* Don't setup at s5pc100 */
  57. beq 100f
  58. /*
  59. * Initialize Async Register Setting for EVT1
  60. * Because we are setting EVT1 as the default value of EVT0,
  61. * setting EVT0 as well does not make things worse.
  62. * Thus, for the simplicity, we set for EVT0, too
  63. *
  64. * The "Async Registers" are:
  65. * 0xE0F0_0000
  66. * 0xE1F0_0000
  67. * 0xF180_0000
  68. * 0xF190_0000
  69. * 0xF1A0_0000
  70. * 0xF1B0_0000
  71. * 0xF1C0_0000
  72. * 0xF1D0_0000
  73. * 0xF1E0_0000
  74. * 0xF1F0_0000
  75. * 0xFAF0_0000
  76. */
  77. ldr r0, =0xe0f00000
  78. ldr r1, [r0]
  79. bic r1, r1, #0x1
  80. str r1, [r0]
  81. ldr r0, =0xe1f00000
  82. ldr r1, [r0]
  83. bic r1, r1, #0x1
  84. str r1, [r0]
  85. ldr r0, =0xf1800000
  86. ldr r1, [r0]
  87. bic r1, r1, #0x1
  88. str r1, [r0]
  89. ldr r0, =0xf1900000
  90. ldr r1, [r0]
  91. bic r1, r1, #0x1
  92. str r1, [r0]
  93. ldr r0, =0xf1a00000
  94. ldr r1, [r0]
  95. bic r1, r1, #0x1
  96. str r1, [r0]
  97. ldr r0, =0xf1b00000
  98. ldr r1, [r0]
  99. bic r1, r1, #0x1
  100. str r1, [r0]
  101. ldr r0, =0xf1c00000
  102. ldr r1, [r0]
  103. bic r1, r1, #0x1
  104. str r1, [r0]
  105. ldr r0, =0xf1d00000
  106. ldr r1, [r0]
  107. bic r1, r1, #0x1
  108. str r1, [r0]
  109. ldr r0, =0xf1e00000
  110. ldr r1, [r0]
  111. bic r1, r1, #0x1
  112. str r1, [r0]
  113. ldr r0, =0xf1f00000
  114. ldr r1, [r0]
  115. bic r1, r1, #0x1
  116. str r1, [r0]
  117. ldr r0, =0xfaf00000
  118. ldr r1, [r0]
  119. bic r1, r1, #0x1
  120. str r1, [r0]
  121. /*
  122. * Diable ABB block to reduce sleep current at low temperature
  123. * Note that it's hidden register setup don't modify it
  124. */
  125. ldr r0, =0xE010C300
  126. ldr r1, =0x00800000
  127. str r1, [r0]
  128. 100:
  129. /* IO retension release */
  130. ldreq r0, =S5PC100_OTHERS @ 0xE0108200
  131. ldrne r0, =S5PC110_OTHERS @ 0xE010E000
  132. ldr r1, [r0]
  133. ldreq r2, =(1 << 31) @ IO_RET_REL
  134. ldrne r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28))
  135. orr r1, r1, r2
  136. /* Do not release retention here for S5PC110 */
  137. streq r1, [r0]
  138. /* Disable Watchdog */
  139. ldreq r0, =S5PC100_WATCHDOG_BASE @ 0xEA200000
  140. ldrne r0, =S5PC110_WATCHDOG_BASE @ 0xE2700000
  141. str r5, [r0]
  142. /* setting SRAM */
  143. ldreq r0, =S5PC100_SROMC_BASE
  144. ldrne r0, =S5PC110_SROMC_BASE
  145. ldr r1, =0x9
  146. str r1, [r0]
  147. /* S5PC100 has 3 groups of interrupt sources */
  148. ldreq r0, =S5PC100_VIC0_BASE @ 0xE4000000
  149. ldrne r0, =S5PC110_VIC0_BASE @ 0xF2000000
  150. add r1, r0, #0x00100000
  151. add r2, r0, #0x00200000
  152. /* Disable all interrupts (VIC0, VIC1 and VIC2) */
  153. mvn r3, #0x0
  154. str r3, [r0, #0x14] @ INTENCLEAR
  155. str r3, [r1, #0x14] @ INTENCLEAR
  156. str r3, [r2, #0x14] @ INTENCLEAR
  157. /* Set all interrupts as IRQ */
  158. str r5, [r0, #0xc] @ INTSELECT
  159. str r5, [r1, #0xc] @ INTSELECT
  160. str r5, [r2, #0xc] @ INTSELECT
  161. /* Pending Interrupt Clear */
  162. str r5, [r0, #0xf00] @ INTADDRESS
  163. str r5, [r1, #0xf00] @ INTADDRESS
  164. str r5, [r2, #0xf00] @ INTADDRESS
  165. /* for UART */
  166. bl uart_asm_init
  167. bl internal_ram_init
  168. cmp r7, r8
  169. /* Clear wakeup status register */
  170. ldreq r0, =S5PC100_WAKEUP_STAT
  171. ldrne r0, =S5PC110_WAKEUP_STAT
  172. ldr r1, [r0]
  173. str r1, [r0]
  174. /* IO retension release */
  175. ldreq r0, =S5PC100_OTHERS @ 0xE0108200
  176. ldrne r0, =S5PC110_OTHERS @ 0xE010E000
  177. ldr r1, [r0]
  178. ldreq r2, =(1 << 31) @ IO_RET_REL
  179. ldrne r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28))
  180. orr r1, r1, r2
  181. str r1, [r0]
  182. b 1f
  183. didle_wakeup:
  184. /* Wait when APLL is locked */
  185. ldr r0, =0xE0100100 @ S5PC110_APLL_CON
  186. lockloop:
  187. ldr r1, [r0]
  188. and r1, r1, #(1 << 29)
  189. cmp r1, #(1 << 29)
  190. bne lockloop
  191. ldr r0, =S5PC110_INFORM0
  192. ldr r1, [r0]
  193. mov pc, r1
  194. nop
  195. nop
  196. nop
  197. nop
  198. nop
  199. 1:
  200. mov lr, r11
  201. mov pc, lr
  202. /*
  203. * system_clock_init: Initialize core clock and bus clock.
  204. * void system_clock_init(void)
  205. */
  206. system_clock_init:
  207. ldr r0, =S5PC110_CLOCK_BASE @ 0xE0100000
  208. /* Check S5PC100 */
  209. cmp r7, r8
  210. bne 110f
  211. 100:
  212. /* Set Lock Time */
  213. ldr r1, =0xe10 @ Locktime : 0xe10 = 3600
  214. str r1, [r0, #0x000] @ S5PC100_APLL_LOCK
  215. str r1, [r0, #0x004] @ S5PC100_MPLL_LOCK
  216. str r1, [r0, #0x008] @ S5PC100_EPLL_LOCK
  217. str r1, [r0, #0x00C] @ S5PC100_HPLL_LOCK
  218. /* S5P_APLL_CON */
  219. ldr r1, =0x81bc0400 @ SDIV 0, PDIV 4, MDIV 444 (1333MHz)
  220. str r1, [r0, #0x100]
  221. /* S5P_MPLL_CON */
  222. ldr r1, =0x80590201 @ SDIV 1, PDIV 2, MDIV 89 (267MHz)
  223. str r1, [r0, #0x104]
  224. /* S5P_EPLL_CON */
  225. ldr r1, =0x80870303 @ SDIV 3, PDIV 3, MDIV 135 (67.5MHz)
  226. str r1, [r0, #0x108]
  227. /* S5P_HPLL_CON */
  228. ldr r1, =0x80600603 @ SDIV 3, PDIV 6, MDIV 96
  229. str r1, [r0, #0x10C]
  230. ldr r1, [r0, #0x300]
  231. ldr r2, =0x00003fff
  232. bic r1, r1, r2
  233. ldr r2, =0x00011301
  234. orr r1, r1, r2
  235. str r1, [r0, #0x300]
  236. ldr r1, [r0, #0x304]
  237. ldr r2, =0x00011110
  238. orr r1, r1, r2
  239. str r1, [r0, #0x304]
  240. ldr r1, =0x00000001
  241. str r1, [r0, #0x308]
  242. /* Set Source Clock */
  243. ldr r1, =0x00001111 @ A, M, E, HPLL Muxing
  244. str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0
  245. b 200f
  246. 110:
  247. ldr r0, =0xE010C000 @ S5PC110_PWR_CFG
  248. /* Set OSC_FREQ value */
  249. ldr r1, =0xf
  250. str r1, [r0, #0x100] @ S5PC110_OSC_FREQ
  251. /* Set MTC_STABLE value */
  252. ldr r1, =0xffffffff
  253. str r1, [r0, #0x110] @ S5PC110_MTC_STABLE
  254. /* Set CLAMP_STABLE value */
  255. ldr r1, =0x3ff03ff
  256. str r1, [r0, #0x114] @ S5PC110_CLAMP_STABLE
  257. ldr r0, =S5PC110_CLOCK_BASE @ 0xE0100000
  258. /* Set Clock divider */
  259. ldr r1, =0x14131330 @ 1:1:4:4, 1:4:5
  260. str r1, [r0, #0x300]
  261. ldr r1, =0x11110111 @ UART[3210]: MMC[3210]
  262. str r1, [r0, #0x310]
  263. /* Set Lock Time */
  264. ldr r1, =0x2cf @ Locktime : 30us
  265. str r1, [r0, #0x000] @ S5PC110_APLL_LOCK
  266. ldr r1, =0xe10 @ Locktime : 0xe10 = 3600
  267. str r1, [r0, #0x008] @ S5PC110_MPLL_LOCK
  268. str r1, [r0, #0x010] @ S5PC110_EPLL_LOCK
  269. str r1, [r0, #0x020] @ S5PC110_VPLL_LOCK
  270. /* S5PC110_APLL_CON */
  271. ldr r1, =0x80C80601 @ 800MHz
  272. str r1, [r0, #0x100]
  273. /* S5PC110_MPLL_CON */
  274. ldr r1, =0x829B0C01 @ 667MHz
  275. str r1, [r0, #0x108]
  276. /* S5PC110_EPLL_CON */
  277. ldr r1, =0x80600602 @ 96MHz VSEL 0 P 6 M 96 S 2
  278. str r1, [r0, #0x110]
  279. /* S5PC110_VPLL_CON */
  280. ldr r1, =0x806C0603 @ 54MHz
  281. str r1, [r0, #0x120]
  282. /* Set Source Clock */
  283. ldr r1, =0x10001111 @ A, M, E, VPLL Muxing
  284. str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0
  285. /* OneDRAM(DMC0) clock setting */
  286. ldr r1, =0x01000000 @ ONEDRAM_SEL[25:24] 1 SCLKMPLL
  287. str r1, [r0, #0x218] @ S5PC110_CLK_SRC6
  288. ldr r1, =0x30000000 @ ONEDRAM_RATIO[31:28] 3 + 1
  289. str r1, [r0, #0x318] @ S5PC110_CLK_DIV6
  290. /* XCLKOUT = XUSBXTI 24MHz */
  291. add r2, r0, #0xE000 @ S5PC110_OTHERS
  292. ldr r1, [r2]
  293. orr r1, r1, #(0x3 << 8) @ CLKOUT[9:8] 3 XUSBXTI
  294. str r1, [r2]
  295. /* CLK_IP0 */
  296. ldr r1, =0x8fefeeb @ DMC[1:0] PDMA0[3] IMEM[5]
  297. str r1, [r0, #0x460] @ S5PC110_CLK_IP0
  298. /* CLK_IP1 */
  299. ldr r1, =0xe9fdf0f9 @ FIMD[0] USBOTG[16]
  300. @ NANDXL[24]
  301. str r1, [r0, #0x464] @ S5PC110_CLK_IP1
  302. /* CLK_IP2 */
  303. ldr r1, =0xf75f7fc @ CORESIGHT[8] MODEM[9]
  304. @ HOSTIF[10] HSMMC0[16]
  305. @ HSMMC2[18] VIC[27:24]
  306. str r1, [r0, #0x468] @ S5PC110_CLK_IP2
  307. /* CLK_IP3 */
  308. ldr r1, =0x8eff038c @ I2C[8:6]
  309. @ SYSTIMER[16] UART0[17]
  310. @ UART1[18] UART2[19]
  311. @ UART3[20] WDT[22]
  312. @ PWM[23] GPIO[26] SYSCON[27]
  313. str r1, [r0, #0x46c] @ S5PC110_CLK_IP3
  314. /* CLK_IP4 */
  315. ldr r1, =0xfffffff1 @ CHIP_ID[0] TZPC[8:5]
  316. str r1, [r0, #0x470] @ S5PC110_CLK_IP3
  317. 200:
  318. /* wait at least 200us to stablize all clock */
  319. mov r2, #0x10000
  320. 1: subs r2, r2, #1
  321. bne 1b
  322. mov pc, lr
  323. internal_ram_init:
  324. ldreq r0, =0xE3800000
  325. ldrne r0, =0xF1500000
  326. ldr r1, =0x0
  327. str r1, [r0]
  328. mov pc, lr
  329. /*
  330. * uart_asm_init: Initialize UART's pins
  331. */
  332. uart_asm_init:
  333. /* set GPIO to enable UART0-UART4 */
  334. mov r0, r8
  335. ldr r1, =0x22222222
  336. str r1, [r0, #0x0] @ S5PC100_GPIO_A0_OFFSET
  337. ldr r1, =0x00002222
  338. str r1, [r0, #0x20] @ S5PC100_GPIO_A1_OFFSET
  339. /* Check S5PC100 */
  340. cmp r7, r8
  341. bne 110f
  342. /* UART_SEL GPK0[5] at S5PC100 */
  343. add r0, r8, #0x2A0 @ S5PC100_GPIO_K0_OFFSET
  344. ldr r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET
  345. bic r1, r1, #(0xf << 20) @ 20 = 5 * 4-bit
  346. orr r1, r1, #(0x1 << 20) @ Output
  347. str r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET
  348. ldr r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET
  349. bic r1, r1, #(0x3 << 10) @ 10 = 5 * 2-bit
  350. orr r1, r1, #(0x2 << 10) @ Pull-up enabled
  351. str r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET
  352. ldr r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET
  353. orr r1, r1, #(1 << 5) @ 5 = 5 * 1-bit
  354. str r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET
  355. b 200f
  356. 110:
  357. /*
  358. * Note that the following address
  359. * 0xE020'0360 is reserved address at S5PC100
  360. */
  361. /* UART_SEL MP0_5[7] at S5PC110 */
  362. add r0, r8, #0x360 @ S5PC110_GPIO_MP0_5_OFFSET
  363. ldr r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET
  364. bic r1, r1, #(0xf << 28) @ 28 = 7 * 4-bit
  365. orr r1, r1, #(0x1 << 28) @ Output
  366. str r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET
  367. ldr r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET
  368. bic r1, r1, #(0x3 << 14) @ 14 = 7 * 2-bit
  369. orr r1, r1, #(0x2 << 14) @ Pull-up enabled
  370. str r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET
  371. ldr r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET
  372. orr r1, r1, #(1 << 7) @ 7 = 7 * 1-bit
  373. str r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET
  374. 200:
  375. mov pc, lr