imx-regs.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
  7. #define __ASM_ARCH_MX6_IMX_REGS_H__
  8. #define ARCH_MXC
  9. #ifdef CONFIG_MX6UL
  10. #define CONFIG_SYS_CACHELINE_SIZE 64
  11. #else
  12. #define CONFIG_SYS_CACHELINE_SIZE 32
  13. #endif
  14. #define ROMCP_ARB_BASE_ADDR 0x00000000
  15. #define ROMCP_ARB_END_ADDR 0x000FFFFF
  16. #ifdef CONFIG_MX6SL
  17. #define GPU_2D_ARB_BASE_ADDR 0x02200000
  18. #define GPU_2D_ARB_END_ADDR 0x02203FFF
  19. #define OPENVG_ARB_BASE_ADDR 0x02204000
  20. #define OPENVG_ARB_END_ADDR 0x02207FFF
  21. #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  22. #define CAAM_ARB_BASE_ADDR 0x00100000
  23. #define CAAM_ARB_END_ADDR 0x00107FFF
  24. #define GPU_ARB_BASE_ADDR 0x01800000
  25. #define GPU_ARB_END_ADDR 0x01803FFF
  26. #define APBH_DMA_ARB_BASE_ADDR 0x01804000
  27. #define APBH_DMA_ARB_END_ADDR 0x0180BFFF
  28. #define M4_BOOTROM_BASE_ADDR 0x007F8000
  29. #else
  30. #define CAAM_ARB_BASE_ADDR 0x00100000
  31. #define CAAM_ARB_END_ADDR 0x00103FFF
  32. #define APBH_DMA_ARB_BASE_ADDR 0x00110000
  33. #define APBH_DMA_ARB_END_ADDR 0x00117FFF
  34. #define HDMI_ARB_BASE_ADDR 0x00120000
  35. #define HDMI_ARB_END_ADDR 0x00128FFF
  36. #define GPU_3D_ARB_BASE_ADDR 0x00130000
  37. #define GPU_3D_ARB_END_ADDR 0x00133FFF
  38. #define GPU_2D_ARB_BASE_ADDR 0x00134000
  39. #define GPU_2D_ARB_END_ADDR 0x00137FFF
  40. #define DTCP_ARB_BASE_ADDR 0x00138000
  41. #define DTCP_ARB_END_ADDR 0x0013BFFF
  42. #endif /* CONFIG_MX6SL */
  43. #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
  44. #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
  45. #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
  46. /* GPV - PL301 configuration ports */
  47. #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  48. #define GPV2_BASE_ADDR 0x00D00000
  49. #else
  50. #define GPV2_BASE_ADDR 0x00200000
  51. #endif
  52. #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  53. #define GPV3_BASE_ADDR 0x00E00000
  54. #define GPV4_BASE_ADDR 0x00F00000
  55. #define GPV5_BASE_ADDR 0x01000000
  56. #define GPV6_BASE_ADDR 0x01100000
  57. #define PCIE_ARB_BASE_ADDR 0x08000000
  58. #define PCIE_ARB_END_ADDR 0x08FFFFFF
  59. #else
  60. #define GPV3_BASE_ADDR 0x00300000
  61. #define GPV4_BASE_ADDR 0x00800000
  62. #define PCIE_ARB_BASE_ADDR 0x01000000
  63. #define PCIE_ARB_END_ADDR 0x01FFFFFF
  64. #endif
  65. #define IRAM_BASE_ADDR 0x00900000
  66. #define SCU_BASE_ADDR 0x00A00000
  67. #define IC_INTERFACES_BASE_ADDR 0x00A00100
  68. #define GLOBAL_TIMER_BASE_ADDR 0x00A00200
  69. #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
  70. #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
  71. #define L2_PL310_BASE 0x00A02000
  72. #define GPV0_BASE_ADDR 0x00B00000
  73. #define GPV1_BASE_ADDR 0x00C00000
  74. #define AIPS1_ARB_BASE_ADDR 0x02000000
  75. #define AIPS1_ARB_END_ADDR 0x020FFFFF
  76. #define AIPS2_ARB_BASE_ADDR 0x02100000
  77. #define AIPS2_ARB_END_ADDR 0x021FFFFF
  78. /* AIPS3 only on i.MX6SX */
  79. #define AIPS3_ARB_BASE_ADDR 0x02200000
  80. #define AIPS3_ARB_END_ADDR 0x022FFFFF
  81. #ifdef CONFIG_MX6SX
  82. #define WEIM_ARB_BASE_ADDR 0x50000000
  83. #define WEIM_ARB_END_ADDR 0x57FFFFFF
  84. #define QSPI0_AMBA_BASE 0x60000000
  85. #define QSPI0_AMBA_END 0x6FFFFFFF
  86. #define QSPI1_AMBA_BASE 0x70000000
  87. #define QSPI1_AMBA_END 0x7FFFFFFF
  88. #elif defined(CONFIG_MX6UL)
  89. #define WEIM_ARB_BASE_ADDR 0x50000000
  90. #define WEIM_ARB_END_ADDR 0x57FFFFFF
  91. #define QSPI0_AMBA_BASE 0x60000000
  92. #define QSPI0_AMBA_END 0x6FFFFFFF
  93. #else
  94. #define SATA_ARB_BASE_ADDR 0x02200000
  95. #define SATA_ARB_END_ADDR 0x02203FFF
  96. #define OPENVG_ARB_BASE_ADDR 0x02204000
  97. #define OPENVG_ARB_END_ADDR 0x02207FFF
  98. #define HSI_ARB_BASE_ADDR 0x02208000
  99. #define HSI_ARB_END_ADDR 0x0220BFFF
  100. #define IPU1_ARB_BASE_ADDR 0x02400000
  101. #define IPU1_ARB_END_ADDR 0x027FFFFF
  102. #define IPU2_ARB_BASE_ADDR 0x02800000
  103. #define IPU2_ARB_END_ADDR 0x02BFFFFF
  104. #define WEIM_ARB_BASE_ADDR 0x08000000
  105. #define WEIM_ARB_END_ADDR 0x0FFFFFFF
  106. #endif
  107. #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  108. #define MMDC0_ARB_BASE_ADDR 0x80000000
  109. #define MMDC0_ARB_END_ADDR 0xFFFFFFFF
  110. #define MMDC1_ARB_BASE_ADDR 0xC0000000
  111. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  112. #else
  113. #define MMDC0_ARB_BASE_ADDR 0x10000000
  114. #define MMDC0_ARB_END_ADDR 0x7FFFFFFF
  115. #define MMDC1_ARB_BASE_ADDR 0x80000000
  116. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  117. #endif
  118. #ifndef CONFIG_MX6SX
  119. #define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR
  120. #define IPU_SOC_OFFSET 0x00200000
  121. #endif
  122. /* Defines for Blocks connected via AIPS (SkyBlue) */
  123. #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
  124. #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
  125. #define ATZ3_BASE_ADDR AIPS3_ARB_BASE_ADDR
  126. #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
  127. #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
  128. #define AIPS3_BASE_ADDR AIPS3_ON_BASE_ADDR
  129. #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
  130. #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
  131. #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
  132. #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
  133. #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
  134. #ifdef CONFIG_MX6SL
  135. #define UART5_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  136. #define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000)
  137. #define UART2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  138. #define SSI1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  139. #define SSI2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  140. #define SSI3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  141. #define UART3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  142. #define UART4_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000)
  143. #else
  144. #ifndef CONFIG_MX6SX
  145. #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  146. #endif
  147. #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
  148. #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  149. #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  150. #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  151. #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  152. #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  153. #endif
  154. #ifndef CONFIG_MX6SX
  155. #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
  156. #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
  157. #endif
  158. #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
  159. #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
  160. #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
  161. #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
  162. #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
  163. #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
  164. #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
  165. #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
  166. #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
  167. #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
  168. #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
  169. #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
  170. #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
  171. #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
  172. #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
  173. #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  174. #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
  175. #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
  176. #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
  177. #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
  178. #define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000)
  179. #define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000)
  180. #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
  181. #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
  182. #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
  183. #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
  184. #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
  185. #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
  186. #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
  187. #ifdef CONFIG_MX6SL
  188. #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  189. #define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  190. #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  191. #elif CONFIG_MX6SX
  192. #define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  193. #define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  194. #define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
  195. #define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
  196. #define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
  197. #define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
  198. #else
  199. #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  200. #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  201. #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  202. #endif
  203. #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
  204. #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
  205. #define AIPS3_ON_BASE_ADDR (ATZ3_BASE_ADDR + 0x7C000)
  206. #define AIPS3_OFF_BASE_ADDR (ATZ3_BASE_ADDR + 0x80000)
  207. #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
  208. #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
  209. #define CONFIG_SYS_FSL_SEC_ADDR CAAM_BASE_ADDR
  210. #define CONFIG_SYS_FSL_JR0_ADDR (CAAM_BASE_ADDR + 0x1000)
  211. #define USB_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
  212. #define USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
  213. #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
  214. #ifdef CONFIG_MX6SL
  215. #define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  216. #else
  217. #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  218. #endif
  219. #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
  220. #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
  221. #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
  222. #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
  223. #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
  224. #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
  225. #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
  226. #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
  227. #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
  228. /* i.MX6SL */
  229. #define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  230. #ifdef CONFIG_MX6UL
  231. #define ENET2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  232. #else
  233. /* i.MX6SX */
  234. #define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  235. #endif
  236. /* i.MX6DQ/SDL */
  237. #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  238. #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
  239. #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
  240. #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
  241. #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
  242. #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  243. #ifdef CONFIG_MX6SX
  244. #define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  245. #else
  246. #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  247. #endif
  248. #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
  249. #ifdef CONFIG_MX6UL
  250. #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  251. #elif defined(CONFIG_MX6SX)
  252. #define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  253. #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
  254. #define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  255. #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  256. #define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  257. #else
  258. #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  259. #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  260. #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  261. #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  262. #endif
  263. #define MX6UL_WDOG3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  264. #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
  265. #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
  266. #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
  267. #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
  268. #define I2C4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  269. #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  270. #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  271. #ifdef CONFIG_MX6SX
  272. #define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000)
  273. #define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000)
  274. #define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000)
  275. #define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000)
  276. #define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000)
  277. #define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000)
  278. #define LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000)
  279. #define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000)
  280. #define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000)
  281. #define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000)
  282. #define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000)
  283. #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
  284. #define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
  285. #define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
  286. #define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
  287. #define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
  288. #define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
  289. #define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000)
  290. #define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000)
  291. #define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000)
  292. #define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000)
  293. #define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000)
  294. #define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000)
  295. #define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000)
  296. #endif
  297. #define MX6SX_WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
  298. /* only for i.MX6SX/UL */
  299. #define WDOG3_BASE_ADDR (is_cpu_type(MXC_CPU_MX6UL) ? \
  300. MX6UL_WDOG3_BASE_ADDR : MX6SX_WDOG3_BASE_ADDR)
  301. #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  302. #define IRAM_SIZE 0x00040000
  303. #else
  304. #define IRAM_SIZE 0x00020000
  305. #endif
  306. #define FEC_QUIRK_ENET_MAC
  307. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  308. #include <asm/types.h>
  309. extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
  310. #define SRC_SCR_CORE_1_RESET_OFFSET 14
  311. #define SRC_SCR_CORE_1_RESET_MASK (1<<SRC_SCR_CORE_1_RESET_OFFSET)
  312. #define SRC_SCR_CORE_2_RESET_OFFSET 15
  313. #define SRC_SCR_CORE_2_RESET_MASK (1<<SRC_SCR_CORE_2_RESET_OFFSET)
  314. #define SRC_SCR_CORE_3_RESET_OFFSET 16
  315. #define SRC_SCR_CORE_3_RESET_MASK (1<<SRC_SCR_CORE_3_RESET_OFFSET)
  316. #define SRC_SCR_CORE_1_ENABLE_OFFSET 22
  317. #define SRC_SCR_CORE_1_ENABLE_MASK (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
  318. #define SRC_SCR_CORE_2_ENABLE_OFFSET 23
  319. #define SRC_SCR_CORE_2_ENABLE_MASK (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
  320. #define SRC_SCR_CORE_3_ENABLE_OFFSET 24
  321. #define SRC_SCR_CORE_3_ENABLE_MASK (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
  322. /* WEIM registers */
  323. struct weim {
  324. u32 cs0gcr1;
  325. u32 cs0gcr2;
  326. u32 cs0rcr1;
  327. u32 cs0rcr2;
  328. u32 cs0wcr1;
  329. u32 cs0wcr2;
  330. u32 cs1gcr1;
  331. u32 cs1gcr2;
  332. u32 cs1rcr1;
  333. u32 cs1rcr2;
  334. u32 cs1wcr1;
  335. u32 cs1wcr2;
  336. u32 cs2gcr1;
  337. u32 cs2gcr2;
  338. u32 cs2rcr1;
  339. u32 cs2rcr2;
  340. u32 cs2wcr1;
  341. u32 cs2wcr2;
  342. u32 cs3gcr1;
  343. u32 cs3gcr2;
  344. u32 cs3rcr1;
  345. u32 cs3rcr2;
  346. u32 cs3wcr1;
  347. u32 cs3wcr2;
  348. u32 unused[12];
  349. u32 wcr;
  350. u32 wiar;
  351. u32 ear;
  352. };
  353. /* System Reset Controller (SRC) */
  354. struct src {
  355. u32 scr;
  356. u32 sbmr1;
  357. u32 srsr;
  358. u32 reserved1[2];
  359. u32 sisr;
  360. u32 simr;
  361. u32 sbmr2;
  362. u32 gpr1;
  363. u32 gpr2;
  364. u32 gpr3;
  365. u32 gpr4;
  366. u32 gpr5;
  367. u32 gpr6;
  368. u32 gpr7;
  369. u32 gpr8;
  370. u32 gpr9;
  371. u32 gpr10;
  372. };
  373. /* GPR1 bitfields */
  374. #define IOMUXC_GPR1_APP_CLK_REQ_N BIT(30)
  375. #define IOMUXC_GPR1_PCIE_EXIT_L1 BIT(28)
  376. #define IOMUXC_GPR1_PCIE_RDY_L23 BIT(27)
  377. #define IOMUXC_GPR1_PCIE_ENTER_L1 BIT(26)
  378. #define IOMUXC_GPR1_MIPI_COLOR_SW BIT(25)
  379. #define IOMUXC_GPR1_DPI_OFF BIT(24)
  380. #define IOMUXC_GPR1_EXC_MON_SLVE BIT(22)
  381. #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21
  382. #define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
  383. #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX BIT(20)
  384. #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX BIT(19)
  385. #define IOMUXC_GPR1_PCIE_TEST_PD BIT(18)
  386. #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2 BIT(17)
  387. #define IOMUXC_GPR1_PCIE_REF_CLK_EN BIT(16)
  388. #define IOMUXC_GPR1_USB_EXP_MODE BIT(15)
  389. #define IOMUXC_GPR1_PCIE_INT BIT(14)
  390. #define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13
  391. #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
  392. #define IOMUXC_GPR1_GINT BIT(12)
  393. #define IOMUXC_GPR1_ADDRS3_MASK (0x3 << 10)
  394. #define IOMUXC_GPR1_ADDRS3_32MB (0x0 << 10)
  395. #define IOMUXC_GPR1_ADDRS3_64MB (0x1 << 10)
  396. #define IOMUXC_GPR1_ADDRS3_128MB (0x2 << 10)
  397. #define IOMUXC_GPR1_ACT_CS3 BIT(9)
  398. #define IOMUXC_GPR1_ADDRS2_MASK (0x3 << 7)
  399. #define IOMUXC_GPR1_ACT_CS2 BIT(6)
  400. #define IOMUXC_GPR1_ADDRS1_MASK (0x3 << 4)
  401. #define IOMUXC_GPR1_ACT_CS1 BIT(3)
  402. #define IOMUXC_GPR1_ADDRS0_OFFSET (1)
  403. #define IOMUXC_GPR1_ADDRS0_MASK (0x3 << 1)
  404. #define IOMUXC_GPR1_ACT_CS0 BIT(0)
  405. /* GPR3 bitfields */
  406. #define IOMUXC_GPR3_GPU_DBG_OFFSET 29
  407. #define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
  408. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28
  409. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
  410. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27
  411. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
  412. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26
  413. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
  414. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25
  415. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
  416. #define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21
  417. #define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
  418. #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17
  419. #define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
  420. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16
  421. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
  422. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15
  423. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
  424. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14
  425. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
  426. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13
  427. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
  428. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12
  429. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
  430. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11
  431. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
  432. #define IOMUXC_GPR3_IPU_DIAG_OFFSET 10
  433. #define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
  434. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0
  435. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1
  436. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2
  437. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3
  438. #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8
  439. #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
  440. #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6
  441. #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
  442. #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4
  443. #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
  444. #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2
  445. #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
  446. /* gpr12 bitfields */
  447. #define IOMUXC_GPR12_ARMP_IPG_CLK_EN BIT(27)
  448. #define IOMUXC_GPR12_ARMP_AHB_CLK_EN BIT(26)
  449. #define IOMUXC_GPR12_ARMP_ATB_CLK_EN BIT(25)
  450. #define IOMUXC_GPR12_ARMP_APB_CLK_EN BIT(24)
  451. #define IOMUXC_GPR12_DEVICE_TYPE (0xf << 12)
  452. #define IOMUXC_GPR12_PCIE_CTL_2 BIT(10)
  453. #define IOMUXC_GPR12_LOS_LEVEL (0x1f << 4)
  454. struct iomuxc {
  455. #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  456. u8 reserved[0x4000];
  457. #endif
  458. u32 gpr[14];
  459. };
  460. struct gpc {
  461. u32 cntr;
  462. u32 pgr;
  463. u32 imr1;
  464. u32 imr2;
  465. u32 imr3;
  466. u32 imr4;
  467. u32 isr1;
  468. u32 isr2;
  469. u32 isr3;
  470. u32 isr4;
  471. };
  472. #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20
  473. #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
  474. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16
  475. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
  476. #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15
  477. #define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  478. #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  479. #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  480. #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0
  481. #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1
  482. #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10
  483. #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  484. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  485. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  486. #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9
  487. #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  488. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  489. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  490. #define IOMUXC_GPR2_BITMAP_SPWG 0
  491. #define IOMUXC_GPR2_BITMAP_JEIDA 1
  492. #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8
  493. #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  494. #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  495. #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  496. #define IOMUXC_GPR2_DATA_WIDTH_18 0
  497. #define IOMUXC_GPR2_DATA_WIDTH_24 1
  498. #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7
  499. #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  500. #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  501. #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  502. #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6
  503. #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  504. #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  505. #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  506. #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5
  507. #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  508. #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  509. #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  510. #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4
  511. #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
  512. #define IOMUXC_GPR2_MODE_DISABLED 0
  513. #define IOMUXC_GPR2_MODE_ENABLED_DI0 1
  514. #define IOMUXC_GPR2_MODE_ENABLED_DI1 3
  515. #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2
  516. #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  517. #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  518. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  519. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  520. #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0
  521. #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  522. #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  523. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  524. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  525. /* ECSPI registers */
  526. struct cspi_regs {
  527. u32 rxdata;
  528. u32 txdata;
  529. u32 ctrl;
  530. u32 cfg;
  531. u32 intr;
  532. u32 dma;
  533. u32 stat;
  534. u32 period;
  535. };
  536. /*
  537. * CSPI register definitions
  538. */
  539. #define MXC_ECSPI
  540. #define MXC_CSPICTRL_EN (1 << 0)
  541. #define MXC_CSPICTRL_MODE (1 << 1)
  542. #define MXC_CSPICTRL_XCH (1 << 2)
  543. #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
  544. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  545. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  546. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  547. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  548. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  549. #define MXC_CSPICTRL_MAXBITS 0xfff
  550. #define MXC_CSPICTRL_TC (1 << 7)
  551. #define MXC_CSPICTRL_RXOVF (1 << 6)
  552. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  553. #define MAX_SPI_BYTES 32
  554. #define SPI_MAX_NUM 4
  555. /* Bit position inside CTRL register to be associated with SS */
  556. #define MXC_CSPICTRL_CHAN 18
  557. /* Bit position inside CON register to be associated with SS */
  558. #define MXC_CSPICON_PHA 0 /* SCLK phase control */
  559. #define MXC_CSPICON_POL 4 /* SCLK polarity */
  560. #define MXC_CSPICON_SSPOL 12 /* SS polarity */
  561. #define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
  562. #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL)
  563. #define MXC_SPI_BASE_ADDRESSES \
  564. ECSPI1_BASE_ADDR, \
  565. ECSPI2_BASE_ADDR, \
  566. ECSPI3_BASE_ADDR, \
  567. ECSPI4_BASE_ADDR
  568. #else
  569. #define MXC_SPI_BASE_ADDRESSES \
  570. ECSPI1_BASE_ADDR, \
  571. ECSPI2_BASE_ADDR, \
  572. ECSPI3_BASE_ADDR, \
  573. ECSPI4_BASE_ADDR, \
  574. ECSPI5_BASE_ADDR
  575. #endif
  576. struct ocotp_regs {
  577. u32 ctrl;
  578. u32 ctrl_set;
  579. u32 ctrl_clr;
  580. u32 ctrl_tog;
  581. u32 timing;
  582. u32 rsvd0[3];
  583. u32 data;
  584. u32 rsvd1[3];
  585. u32 read_ctrl;
  586. u32 rsvd2[3];
  587. u32 read_fuse_data;
  588. u32 rsvd3[3];
  589. u32 sw_sticky;
  590. u32 rsvd4[3];
  591. u32 scs;
  592. u32 scs_set;
  593. u32 scs_clr;
  594. u32 scs_tog;
  595. u32 crc_addr;
  596. u32 rsvd5[3];
  597. u32 crc_value;
  598. u32 rsvd6[3];
  599. u32 version;
  600. u32 rsvd7[0xdb];
  601. /* fuse banks */
  602. struct fuse_bank {
  603. u32 fuse_regs[0x20];
  604. } bank[0];
  605. };
  606. struct fuse_bank0_regs {
  607. u32 lock;
  608. u32 rsvd0[3];
  609. u32 uid_low;
  610. u32 rsvd1[3];
  611. u32 uid_high;
  612. u32 rsvd2[3];
  613. u32 cfg2;
  614. u32 rsvd3[3];
  615. u32 cfg3;
  616. u32 rsvd4[3];
  617. u32 cfg4;
  618. u32 rsvd5[3];
  619. u32 cfg5;
  620. u32 rsvd6[3];
  621. u32 cfg6;
  622. u32 rsvd7[3];
  623. };
  624. struct fuse_bank1_regs {
  625. u32 mem0;
  626. u32 rsvd0[3];
  627. u32 mem1;
  628. u32 rsvd1[3];
  629. u32 mem2;
  630. u32 rsvd2[3];
  631. u32 mem3;
  632. u32 rsvd3[3];
  633. u32 mem4;
  634. u32 rsvd4[3];
  635. u32 ana0;
  636. u32 rsvd5[3];
  637. u32 ana1;
  638. u32 rsvd6[3];
  639. u32 ana2;
  640. u32 rsvd7[3];
  641. };
  642. #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  643. struct fuse_bank4_regs {
  644. u32 sjc_resp_low;
  645. u32 rsvd0[3];
  646. u32 sjc_resp_high;
  647. u32 rsvd1[3];
  648. u32 mac_addr_low;
  649. u32 rsvd2[3];
  650. u32 mac_addr_high;
  651. u32 rsvd3[3];
  652. u32 mac_addr2;
  653. u32 rsvd4[7];
  654. u32 gp1;
  655. u32 rsvd5[3];
  656. u32 gp2;
  657. u32 rsvd6[3];
  658. };
  659. #else
  660. struct fuse_bank4_regs {
  661. u32 sjc_resp_low;
  662. u32 rsvd0[3];
  663. u32 sjc_resp_high;
  664. u32 rsvd1[3];
  665. u32 mac_addr_low;
  666. u32 rsvd2[3];
  667. u32 mac_addr_high;
  668. u32 rsvd3[0xb];
  669. u32 gp1;
  670. u32 rsvd4[3];
  671. u32 gp2;
  672. u32 rsvd5[3];
  673. };
  674. #endif
  675. struct aipstz_regs {
  676. u32 mprot0;
  677. u32 mprot1;
  678. u32 rsvd[0xe];
  679. u32 opacr0;
  680. u32 opacr1;
  681. u32 opacr2;
  682. u32 opacr3;
  683. u32 opacr4;
  684. };
  685. struct anatop_regs {
  686. u32 pll_sys; /* 0x000 */
  687. u32 pll_sys_set; /* 0x004 */
  688. u32 pll_sys_clr; /* 0x008 */
  689. u32 pll_sys_tog; /* 0x00c */
  690. u32 usb1_pll_480_ctrl; /* 0x010 */
  691. u32 usb1_pll_480_ctrl_set; /* 0x014 */
  692. u32 usb1_pll_480_ctrl_clr; /* 0x018 */
  693. u32 usb1_pll_480_ctrl_tog; /* 0x01c */
  694. u32 usb2_pll_480_ctrl; /* 0x020 */
  695. u32 usb2_pll_480_ctrl_set; /* 0x024 */
  696. u32 usb2_pll_480_ctrl_clr; /* 0x028 */
  697. u32 usb2_pll_480_ctrl_tog; /* 0x02c */
  698. u32 pll_528; /* 0x030 */
  699. u32 pll_528_set; /* 0x034 */
  700. u32 pll_528_clr; /* 0x038 */
  701. u32 pll_528_tog; /* 0x03c */
  702. u32 pll_528_ss; /* 0x040 */
  703. u32 rsvd0[3];
  704. u32 pll_528_num; /* 0x050 */
  705. u32 rsvd1[3];
  706. u32 pll_528_denom; /* 0x060 */
  707. u32 rsvd2[3];
  708. u32 pll_audio; /* 0x070 */
  709. u32 pll_audio_set; /* 0x074 */
  710. u32 pll_audio_clr; /* 0x078 */
  711. u32 pll_audio_tog; /* 0x07c */
  712. u32 pll_audio_num; /* 0x080 */
  713. u32 rsvd3[3];
  714. u32 pll_audio_denom; /* 0x090 */
  715. u32 rsvd4[3];
  716. u32 pll_video; /* 0x0a0 */
  717. u32 pll_video_set; /* 0x0a4 */
  718. u32 pll_video_clr; /* 0x0a8 */
  719. u32 pll_video_tog; /* 0x0ac */
  720. u32 pll_video_num; /* 0x0b0 */
  721. u32 rsvd5[3];
  722. u32 pll_video_denom; /* 0x0c0 */
  723. u32 rsvd6[3];
  724. u32 pll_mlb; /* 0x0d0 */
  725. u32 pll_mlb_set; /* 0x0d4 */
  726. u32 pll_mlb_clr; /* 0x0d8 */
  727. u32 pll_mlb_tog; /* 0x0dc */
  728. u32 pll_enet; /* 0x0e0 */
  729. u32 pll_enet_set; /* 0x0e4 */
  730. u32 pll_enet_clr; /* 0x0e8 */
  731. u32 pll_enet_tog; /* 0x0ec */
  732. u32 pfd_480; /* 0x0f0 */
  733. u32 pfd_480_set; /* 0x0f4 */
  734. u32 pfd_480_clr; /* 0x0f8 */
  735. u32 pfd_480_tog; /* 0x0fc */
  736. u32 pfd_528; /* 0x100 */
  737. u32 pfd_528_set; /* 0x104 */
  738. u32 pfd_528_clr; /* 0x108 */
  739. u32 pfd_528_tog; /* 0x10c */
  740. u32 reg_1p1; /* 0x110 */
  741. u32 reg_1p1_set; /* 0x114 */
  742. u32 reg_1p1_clr; /* 0x118 */
  743. u32 reg_1p1_tog; /* 0x11c */
  744. u32 reg_3p0; /* 0x120 */
  745. u32 reg_3p0_set; /* 0x124 */
  746. u32 reg_3p0_clr; /* 0x128 */
  747. u32 reg_3p0_tog; /* 0x12c */
  748. u32 reg_2p5; /* 0x130 */
  749. u32 reg_2p5_set; /* 0x134 */
  750. u32 reg_2p5_clr; /* 0x138 */
  751. u32 reg_2p5_tog; /* 0x13c */
  752. u32 reg_core; /* 0x140 */
  753. u32 reg_core_set; /* 0x144 */
  754. u32 reg_core_clr; /* 0x148 */
  755. u32 reg_core_tog; /* 0x14c */
  756. u32 ana_misc0; /* 0x150 */
  757. u32 ana_misc0_set; /* 0x154 */
  758. u32 ana_misc0_clr; /* 0x158 */
  759. u32 ana_misc0_tog; /* 0x15c */
  760. u32 ana_misc1; /* 0x160 */
  761. u32 ana_misc1_set; /* 0x164 */
  762. u32 ana_misc1_clr; /* 0x168 */
  763. u32 ana_misc1_tog; /* 0x16c */
  764. u32 ana_misc2; /* 0x170 */
  765. u32 ana_misc2_set; /* 0x174 */
  766. u32 ana_misc2_clr; /* 0x178 */
  767. u32 ana_misc2_tog; /* 0x17c */
  768. u32 tempsense0; /* 0x180 */
  769. u32 tempsense0_set; /* 0x184 */
  770. u32 tempsense0_clr; /* 0x188 */
  771. u32 tempsense0_tog; /* 0x18c */
  772. u32 tempsense1; /* 0x190 */
  773. u32 tempsense1_set; /* 0x194 */
  774. u32 tempsense1_clr; /* 0x198 */
  775. u32 tempsense1_tog; /* 0x19c */
  776. u32 usb1_vbus_detect; /* 0x1a0 */
  777. u32 usb1_vbus_detect_set; /* 0x1a4 */
  778. u32 usb1_vbus_detect_clr; /* 0x1a8 */
  779. u32 usb1_vbus_detect_tog; /* 0x1ac */
  780. u32 usb1_chrg_detect; /* 0x1b0 */
  781. u32 usb1_chrg_detect_set; /* 0x1b4 */
  782. u32 usb1_chrg_detect_clr; /* 0x1b8 */
  783. u32 usb1_chrg_detect_tog; /* 0x1bc */
  784. u32 usb1_vbus_det_stat; /* 0x1c0 */
  785. u32 usb1_vbus_det_stat_set; /* 0x1c4 */
  786. u32 usb1_vbus_det_stat_clr; /* 0x1c8 */
  787. u32 usb1_vbus_det_stat_tog; /* 0x1cc */
  788. u32 usb1_chrg_det_stat; /* 0x1d0 */
  789. u32 usb1_chrg_det_stat_set; /* 0x1d4 */
  790. u32 usb1_chrg_det_stat_clr; /* 0x1d8 */
  791. u32 usb1_chrg_det_stat_tog; /* 0x1dc */
  792. u32 usb1_loopback; /* 0x1e0 */
  793. u32 usb1_loopback_set; /* 0x1e4 */
  794. u32 usb1_loopback_clr; /* 0x1e8 */
  795. u32 usb1_loopback_tog; /* 0x1ec */
  796. u32 usb1_misc; /* 0x1f0 */
  797. u32 usb1_misc_set; /* 0x1f4 */
  798. u32 usb1_misc_clr; /* 0x1f8 */
  799. u32 usb1_misc_tog; /* 0x1fc */
  800. u32 usb2_vbus_detect; /* 0x200 */
  801. u32 usb2_vbus_detect_set; /* 0x204 */
  802. u32 usb2_vbus_detect_clr; /* 0x208 */
  803. u32 usb2_vbus_detect_tog; /* 0x20c */
  804. u32 usb2_chrg_detect; /* 0x210 */
  805. u32 usb2_chrg_detect_set; /* 0x214 */
  806. u32 usb2_chrg_detect_clr; /* 0x218 */
  807. u32 usb2_chrg_detect_tog; /* 0x21c */
  808. u32 usb2_vbus_det_stat; /* 0x220 */
  809. u32 usb2_vbus_det_stat_set; /* 0x224 */
  810. u32 usb2_vbus_det_stat_clr; /* 0x228 */
  811. u32 usb2_vbus_det_stat_tog; /* 0x22c */
  812. u32 usb2_chrg_det_stat; /* 0x230 */
  813. u32 usb2_chrg_det_stat_set; /* 0x234 */
  814. u32 usb2_chrg_det_stat_clr; /* 0x238 */
  815. u32 usb2_chrg_det_stat_tog; /* 0x23c */
  816. u32 usb2_loopback; /* 0x240 */
  817. u32 usb2_loopback_set; /* 0x244 */
  818. u32 usb2_loopback_clr; /* 0x248 */
  819. u32 usb2_loopback_tog; /* 0x24c */
  820. u32 usb2_misc; /* 0x250 */
  821. u32 usb2_misc_set; /* 0x254 */
  822. u32 usb2_misc_clr; /* 0x258 */
  823. u32 usb2_misc_tog; /* 0x25c */
  824. u32 digprog; /* 0x260 */
  825. u32 reserved1[7];
  826. u32 digprog_sololite; /* 0x280 */
  827. };
  828. #define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8)
  829. #define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
  830. #define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8))
  831. #define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n))
  832. #define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8))
  833. #define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
  834. struct wdog_regs {
  835. u16 wcr; /* Control */
  836. u16 wsr; /* Service */
  837. u16 wrsr; /* Reset Status */
  838. u16 wicr; /* Interrupt Control */
  839. u16 wmcr; /* Miscellaneous Control */
  840. };
  841. #define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
  842. #define PWMCR_DOZEEN (1 << 24)
  843. #define PWMCR_WAITEN (1 << 23)
  844. #define PWMCR_DBGEN (1 << 22)
  845. #define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
  846. #define PWMCR_CLKSRC_IPG (1 << 16)
  847. #define PWMCR_EN (1 << 0)
  848. struct pwm_regs {
  849. u32 cr;
  850. u32 sr;
  851. u32 ir;
  852. u32 sar;
  853. u32 pr;
  854. u32 cnr;
  855. };
  856. #endif /* __ASSEMBLER__*/
  857. #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */