generic.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * (C) Copyright 2009 DENX Software Engineering
  3. * Author: John Rigby <jrigby@gmail.com>
  4. *
  5. * Based on mx27/generic.c:
  6. * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  7. * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <div64.h>
  13. #include <netdev.h>
  14. #include <asm/io.h>
  15. #include <asm/arch-imx/cpu.h>
  16. #include <asm/arch/imx-regs.h>
  17. #include <asm/arch/clock.h>
  18. #ifdef CONFIG_FSL_ESDHC
  19. #include <fsl_esdhc.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. #endif
  22. /*
  23. * get the system pll clock in Hz
  24. *
  25. * mfi + mfn / (mfd +1)
  26. * f = 2 * f_ref * --------------------
  27. * pd + 1
  28. */
  29. static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
  30. {
  31. unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
  32. & CCM_PLL_MFI_MASK;
  33. int mfn = (pll >> CCM_PLL_MFN_SHIFT)
  34. & CCM_PLL_MFN_MASK;
  35. unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
  36. & CCM_PLL_MFD_MASK;
  37. unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
  38. & CCM_PLL_PD_MASK;
  39. mfi = mfi <= 5 ? 5 : mfi;
  40. mfn = mfn >= 512 ? mfn - 1024 : mfn;
  41. mfd += 1;
  42. pd += 1;
  43. return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
  44. mfd * pd);
  45. }
  46. static ulong imx_get_mpllclk(void)
  47. {
  48. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  49. ulong fref = MXC_HCLK;
  50. return imx_decode_pll(readl(&ccm->mpctl), fref);
  51. }
  52. static ulong imx_get_armclk(void)
  53. {
  54. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  55. ulong cctl = readl(&ccm->cctl);
  56. ulong fref = imx_get_mpllclk();
  57. ulong div;
  58. if (cctl & CCM_CCTL_ARM_SRC)
  59. fref = lldiv((u64) fref * 3, 4);
  60. div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
  61. & CCM_CCTL_ARM_DIV_MASK) + 1;
  62. return fref / div;
  63. }
  64. static ulong imx_get_ahbclk(void)
  65. {
  66. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  67. ulong cctl = readl(&ccm->cctl);
  68. ulong fref = imx_get_armclk();
  69. ulong div;
  70. div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
  71. & CCM_CCTL_AHB_DIV_MASK) + 1;
  72. return fref / div;
  73. }
  74. static ulong imx_get_ipgclk(void)
  75. {
  76. return imx_get_ahbclk() / 2;
  77. }
  78. static ulong imx_get_perclk(int clk)
  79. {
  80. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  81. ulong fref = imx_get_ahbclk();
  82. ulong div;
  83. div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
  84. div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
  85. return fref / div;
  86. }
  87. unsigned int mxc_get_clock(enum mxc_clock clk)
  88. {
  89. if (clk >= MXC_CLK_NUM)
  90. return -1;
  91. switch (clk) {
  92. case MXC_ARM_CLK:
  93. return imx_get_armclk();
  94. case MXC_AHB_CLK:
  95. return imx_get_ahbclk();
  96. case MXC_IPG_CLK:
  97. case MXC_CSPI_CLK:
  98. case MXC_FEC_CLK:
  99. return imx_get_ipgclk();
  100. default:
  101. return imx_get_perclk(clk);
  102. }
  103. }
  104. u32 get_cpu_rev(void)
  105. {
  106. u32 srev;
  107. u32 system_rev = 0x25000;
  108. /* read SREV register from IIM module */
  109. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  110. srev = readl(&iim->iim_srev);
  111. switch (srev) {
  112. case 0x00:
  113. system_rev |= CHIP_REV_1_0;
  114. break;
  115. case 0x01:
  116. system_rev |= CHIP_REV_1_1;
  117. break;
  118. case 0x02:
  119. system_rev |= CHIP_REV_1_2;
  120. break;
  121. default:
  122. system_rev |= 0x8000;
  123. break;
  124. }
  125. return system_rev;
  126. }
  127. #if defined(CONFIG_DISPLAY_CPUINFO)
  128. static char *get_reset_cause(void)
  129. {
  130. /* read RCSR register from CCM module */
  131. struct ccm_regs *ccm =
  132. (struct ccm_regs *)IMX_CCM_BASE;
  133. u32 cause = readl(&ccm->rcsr) & 0x0f;
  134. if (cause == 0)
  135. return "POR";
  136. else if (cause == 1)
  137. return "RST";
  138. else if ((cause & 2) == 2)
  139. return "WDOG";
  140. else if ((cause & 4) == 4)
  141. return "SW RESET";
  142. else if ((cause & 8) == 8)
  143. return "JTAG";
  144. else
  145. return "unknown reset";
  146. }
  147. int print_cpuinfo(void)
  148. {
  149. char buf[32];
  150. u32 cpurev = get_cpu_rev();
  151. printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
  152. (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
  153. ((cpurev & 0x8000) ? " unknown" : ""),
  154. strmhz(buf, imx_get_armclk()));
  155. printf("Reset cause: %s\n", get_reset_cause());
  156. return 0;
  157. }
  158. #endif
  159. void enable_caches(void)
  160. {
  161. #ifndef CONFIG_SYS_DCACHE_OFF
  162. /* Enable D-cache. I-cache is already enabled in start.S */
  163. dcache_enable();
  164. #endif
  165. }
  166. #if defined(CONFIG_FEC_MXC)
  167. /*
  168. * Initializes on-chip ethernet controllers.
  169. * to override, implement board_eth_init()
  170. */
  171. int cpu_eth_init(bd_t *bis)
  172. {
  173. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  174. ulong val;
  175. val = readl(&ccm->cgr0);
  176. val |= (1 << 23);
  177. writel(val, &ccm->cgr0);
  178. return fecmxc_initialize(bis);
  179. }
  180. #endif
  181. int get_clocks(void)
  182. {
  183. #ifdef CONFIG_FSL_ESDHC
  184. #if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
  185. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  186. #else
  187. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
  188. #endif
  189. #endif
  190. return 0;
  191. }
  192. #ifdef CONFIG_FSL_ESDHC
  193. /*
  194. * Initializes on-chip MMC controllers.
  195. * to override, implement board_mmc_init()
  196. */
  197. int cpu_mmc_init(bd_t *bis)
  198. {
  199. return fsl_esdhc_mmc_init(bis);
  200. }
  201. #endif
  202. #ifdef CONFIG_FEC_MXC
  203. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  204. {
  205. int i;
  206. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  207. struct fuse_bank *bank = &iim->bank[0];
  208. struct fuse_bank0_regs *fuse =
  209. (struct fuse_bank0_regs *)bank->fuse_regs;
  210. for (i = 0; i < 6; i++)
  211. mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
  212. }
  213. #endif /* CONFIG_FEC_MXC */