crm_regs.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  7. #define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  8. #define CCM_CCOSR 0x020c4060
  9. #define CCM_CCGR0 0x020C4068
  10. #define CCM_CCGR1 0x020C406c
  11. #define CCM_CCGR2 0x020C4070
  12. #define CCM_CCGR3 0x020C4074
  13. #define CCM_CCGR4 0x020C4078
  14. #define CCM_CCGR5 0x020C407c
  15. #define CCM_CCGR6 0x020C4080
  16. #define PMU_MISC2 0x020C8170
  17. #ifndef __ASSEMBLY__
  18. struct mxc_ccm_reg {
  19. u32 ccr; /* 0x0000 */
  20. u32 ccdr;
  21. u32 csr;
  22. u32 ccsr;
  23. u32 cacrr; /* 0x0010*/
  24. u32 cbcdr;
  25. u32 cbcmr;
  26. u32 cscmr1;
  27. u32 cscmr2; /* 0x0020 */
  28. u32 cscdr1;
  29. u32 cs1cdr;
  30. u32 cs2cdr;
  31. u32 cdcdr; /* 0x0030 */
  32. u32 chsccdr;
  33. u32 cscdr2;
  34. u32 cscdr3;
  35. u32 cscdr4; /* 0x0040 */
  36. u32 resv0;
  37. u32 cdhipr;
  38. u32 cdcr;
  39. u32 ctor; /* 0x0050 */
  40. u32 clpcr;
  41. u32 cisr;
  42. u32 cimr;
  43. u32 ccosr; /* 0x0060 */
  44. u32 cgpr;
  45. u32 CCGR0;
  46. u32 CCGR1;
  47. u32 CCGR2; /* 0x0070 */
  48. u32 CCGR3;
  49. u32 CCGR4;
  50. u32 CCGR5;
  51. u32 CCGR6; /* 0x0080 */
  52. u32 CCGR7;
  53. u32 cmeor;
  54. u32 resv[0xfdd];
  55. u32 analog_pll_sys; /* 0x4000 */
  56. u32 analog_pll_sys_set;
  57. u32 analog_pll_sys_clr;
  58. u32 analog_pll_sys_tog;
  59. u32 analog_usb1_pll_480_ctrl; /* 0x4010 */
  60. u32 analog_usb1_pll_480_ctrl_set;
  61. u32 analog_usb1_pll_480_ctrl_clr;
  62. u32 analog_usb1_pll_480_ctrl_tog;
  63. u32 analog_reserved0[4];
  64. u32 analog_pll_528; /* 0x4030 */
  65. u32 analog_pll_528_set;
  66. u32 analog_pll_528_clr;
  67. u32 analog_pll_528_tog;
  68. u32 analog_pll_528_ss; /* 0x4040 */
  69. u32 analog_reserved1[3];
  70. u32 analog_pll_528_num; /* 0x4050 */
  71. u32 analog_reserved2[3];
  72. u32 analog_pll_528_denom; /* 0x4060 */
  73. u32 analog_reserved3[3];
  74. u32 analog_pll_audio; /* 0x4070 */
  75. u32 analog_pll_audio_set;
  76. u32 analog_pll_audio_clr;
  77. u32 analog_pll_audio_tog;
  78. u32 analog_pll_audio_num; /* 0x4080*/
  79. u32 analog_reserved4[3];
  80. u32 analog_pll_audio_denom; /* 0x4090 */
  81. u32 analog_reserved5[3];
  82. u32 analog_pll_video; /* 0x40a0 */
  83. u32 analog_pll_video_set;
  84. u32 analog_pll_video_clr;
  85. u32 analog_pll_video_tog;
  86. u32 analog_pll_video_num; /* 0x40b0 */
  87. u32 analog_reserved6[3];
  88. u32 analog_pll_video_denom; /* 0x40c0 */
  89. u32 analog_reserved7[7];
  90. u32 analog_pll_enet; /* 0x40e0 */
  91. u32 analog_pll_enet_set;
  92. u32 analog_pll_enet_clr;
  93. u32 analog_pll_enet_tog;
  94. u32 analog_pfd_480; /* 0x40f0 */
  95. u32 analog_pfd_480_set;
  96. u32 analog_pfd_480_clr;
  97. u32 analog_pfd_480_tog;
  98. u32 analog_pfd_528; /* 0x4100 */
  99. u32 analog_pfd_528_set;
  100. u32 analog_pfd_528_clr;
  101. u32 analog_pfd_528_tog;
  102. };
  103. #endif
  104. /* Define the bits in register CCR */
  105. #define MXC_CCM_CCR_RBC_EN (1 << 27)
  106. #define MXC_CCM_CCR_REG_BYPASS_CNT_MASK (0x3F << 21)
  107. #define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET 21
  108. #define MXC_CCM_CCR_WB_COUNT_MASK 0x7
  109. #define MXC_CCM_CCR_WB_COUNT_OFFSET (1 << 16)
  110. #define MXC_CCM_CCR_COSC_EN (1 << 12)
  111. #ifdef CONFIG_MX6SX
  112. #define MXC_CCM_CCR_OSCNT_MASK 0x7F
  113. #else
  114. #define MXC_CCM_CCR_OSCNT_MASK 0xFF
  115. #endif
  116. #define MXC_CCM_CCR_OSCNT_OFFSET 0
  117. /* Define the bits in register CCDR */
  118. #define MXC_CCM_CCDR_MMDC_CH1_HS_MASK (1 << 16)
  119. #define MXC_CCM_CCDR_MMDC_CH0_HS_MASK (1 << 17)
  120. /* Define the bits in register CSR */
  121. #define MXC_CCM_CSR_COSC_READY (1 << 5)
  122. #define MXC_CCM_CSR_REF_EN_B (1 << 0)
  123. /* Define the bits in register CCSR */
  124. #define MXC_CCM_CCSR_PDF_540M_AUTO_DIS (1 << 15)
  125. #define MXC_CCM_CCSR_PDF_720M_AUTO_DIS (1 << 14)
  126. #define MXC_CCM_CCSR_PDF_454M_AUTO_DIS (1 << 13)
  127. #define MXC_CCM_CCSR_PDF_508M_AUTO_DIS (1 << 12)
  128. #define MXC_CCM_CCSR_PDF_594M_AUTO_DIS (1 << 11)
  129. #define MXC_CCM_CCSR_PDF_352M_AUTO_DIS (1 << 10)
  130. #define MXC_CCM_CCSR_PDF_400M_AUTO_DIS (1 << 9)
  131. #define MXC_CCM_CCSR_STEP_SEL (1 << 8)
  132. #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (1 << 2)
  133. #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (1 << 1)
  134. #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0)
  135. /* Define the bits in register CACRR */
  136. #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
  137. #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
  138. /* Define the bits in register CBCDR */
  139. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x7 << 27)
  140. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET 27
  141. #define MXC_CCM_CBCDR_PERIPH2_CLK2_SEL (1 << 26)
  142. #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (1 << 25)
  143. #ifndef CONFIG_MX6SX
  144. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK (0x7 << 19)
  145. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET 19
  146. #endif
  147. #define MXC_CCM_CBCDR_AXI_PODF_MASK (0x7 << 16)
  148. #define MXC_CCM_CBCDR_AXI_PODF_OFFSET 16
  149. #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
  150. #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
  151. #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
  152. #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
  153. #define MXC_CCM_CBCDR_AXI_ALT_SEL (1 << 7)
  154. #define MXC_CCM_CBCDR_AXI_SEL (1 << 6)
  155. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK (0x7 << 3)
  156. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET 3
  157. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7 << 0)
  158. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET 0
  159. /* Define the bits in register CBCMR */
  160. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK (0x7 << 29)
  161. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET 29
  162. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK (0x7 << 26)
  163. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET 26
  164. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK (0x7 << 23)
  165. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET 23
  166. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x3 << 21)
  167. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET 21
  168. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK2_SEL (1 << 20)
  169. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0x3 << 18)
  170. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET 18
  171. #ifndef CONFIG_MX6SX
  172. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK (0x3 << 16)
  173. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET 16
  174. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
  175. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
  176. #endif
  177. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3 << 12)
  178. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET 12
  179. #ifndef CONFIG_MX6SX
  180. #define MXC_CCM_CBCMR_VDOAXI_CLK_SEL (1 << 11)
  181. #endif
  182. #define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL (1 << 10)
  183. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK (0x3 << 8)
  184. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET 8
  185. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK (0x3 << 4)
  186. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET 4
  187. #ifndef CONFIG_MX6SX
  188. #define MXC_CCM_CBCMR_GPU3D_AXI_CLK_SEL (1 << 1)
  189. #define MXC_CCM_CBCMR_GPU2D_AXI_CLK_SEL (1 << 0)
  190. #endif
  191. /* Define the bits in register CSCMR1 */
  192. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK (0x3 << 29)
  193. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET 29
  194. #ifdef CONFIG_MX6SX
  195. #define MXC_CCM_CSCMR1_QSPI1_PODF_MASK (0x7 << 26)
  196. #define MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET 26
  197. #else
  198. #define MXC_CCM_CSCMR1_ACLK_EMI_MASK (0x3 << 27)
  199. #define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET 27
  200. #endif
  201. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK (0x7 << 23)
  202. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET 23
  203. /* ACLK_EMI_PODF is LCFIF2_PODF on MX6SX */
  204. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK (0x7 << 20)
  205. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET 20
  206. #define MXC_CCM_CSCMR1_USDHC4_CLK_SEL (1 << 19)
  207. #define MXC_CCM_CSCMR1_USDHC3_CLK_SEL (1 << 18)
  208. #define MXC_CCM_CSCMR1_USDHC2_CLK_SEL (1 << 17)
  209. #define MXC_CCM_CSCMR1_USDHC1_CLK_SEL (1 << 16)
  210. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK (0x3 << 14)
  211. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET 14
  212. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
  213. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
  214. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 10)
  215. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 10
  216. #ifdef CONFIG_MX6SX
  217. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK (0x7 << 7)
  218. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET 7
  219. #endif
  220. #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
  221. #define MXC_CCM_CSCMR1_PER_CLK_SEL_MASK (1 << 6)
  222. #define MXC_CCM_CSCMR1_PER_CLK_SEL_OFFSET 6
  223. #endif
  224. #define MXC_CCM_CSCMR1_PERCLK_PODF_MASK 0x3F
  225. /* Define the bits in register CSCMR2 */
  226. #ifdef CONFIG_MX6SX
  227. #define MXC_CCM_CSCMR2_VID_CLK_SEL_MASK (0x7 << 21)
  228. #define MXC_CCM_CSCMR2_VID_CLK_SEL_OFFSET 21
  229. #endif
  230. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK (0x3 << 19)
  231. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET 19
  232. #define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV (1 << 11)
  233. #define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV (1 << 10)
  234. #ifdef CONFIG_MX6SX
  235. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3 << 8)
  236. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 8
  237. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_MASK (0x3F << 2)
  238. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_OFFSET 2
  239. #else
  240. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3F << 2)
  241. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 2
  242. #endif
  243. /* Define the bits in register CSCDR1 */
  244. #ifndef CONFIG_MX6SX
  245. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK (0x7 << 25)
  246. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET 25
  247. #endif
  248. #define MXC_CCM_CSCDR1_USDHC4_PODF_MASK (0x7 << 22)
  249. #define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET 22
  250. #define MXC_CCM_CSCDR1_USDHC3_PODF_MASK (0x7 << 19)
  251. #define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET 19
  252. #define MXC_CCM_CSCDR1_USDHC2_PODF_MASK (0x7 << 16)
  253. #define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET 16
  254. #define MXC_CCM_CSCDR1_USDHC1_PODF_MASK (0x7 << 11)
  255. #define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET 11
  256. #ifndef CONFIG_MX6SX
  257. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
  258. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
  259. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
  260. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
  261. #endif
  262. #ifdef CONFIG_MX6SL
  263. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x1F
  264. #define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
  265. #else
  266. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x3F
  267. #ifdef CONFIG_MX6SX
  268. #define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
  269. #endif
  270. #endif
  271. #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
  272. /* Define the bits in register CS1CDR */
  273. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK (0x3F << 25)
  274. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET 25
  275. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_MASK (0x7 << 22)
  276. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_OFFSET 22
  277. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK (0x3F << 16)
  278. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET 16
  279. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK (0x3 << 9)
  280. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET 9
  281. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK (0x7 << 6)
  282. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET 6
  283. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK 0x3F
  284. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET 0
  285. /* Define the bits in register CS2CDR */
  286. #ifdef CONFIG_MX6SX
  287. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK (0x3F << 21)
  288. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_OFFSET 21
  289. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF(v) (((v) & 0x3f) << 21)
  290. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK (0x7 << 18)
  291. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_OFFSET 18
  292. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED(v) (((v) & 0x7) << 18)
  293. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK (0x7 << 15)
  294. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_OFFSET 15
  295. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL(v) (((v) & 0x7) << 15)
  296. #else
  297. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x3F << 21)
  298. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET 21
  299. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v) (((v) & 0x3f) << 21)
  300. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x7 << 18)
  301. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET 18
  302. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v) (((v) & 0x7) << 18)
  303. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK (0x3 << 16)
  304. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET 16
  305. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v) (((v) & 0x3) << 16)
  306. #endif
  307. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK (0x7 << 12)
  308. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET 12
  309. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0x7 << 9)
  310. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET 9
  311. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK (0x7 << 6)
  312. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET 6
  313. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK 0x3F
  314. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET 0
  315. /* Define the bits in register CDCDR */
  316. #ifndef CONFIG_MX6SX
  317. #define MXC_CCM_CDCDR_HSI_TX_PODF_MASK (0x7 << 29)
  318. #define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET 29
  319. #define MXC_CCM_CDCDR_HSI_TX_CLK_SEL (1 << 28)
  320. #endif
  321. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0x7 << 25)
  322. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET 25
  323. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x7 << 22)
  324. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET 22
  325. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x3 << 20)
  326. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET 20
  327. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK (0x7 << 12)
  328. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET 12
  329. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK (0x7 << 9)
  330. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET 9
  331. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK (0x3 << 7)
  332. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET 7
  333. /* Define the bits in register CHSCCDR */
  334. #ifdef CONFIG_MX6SX
  335. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK (0x7 << 15)
  336. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET 15
  337. #define MXC_CCM_CHSCCDR_ENET_PODF_MASK (0x7 << 12)
  338. #define MXC_CCM_CHSCCDR_ENET_PODF_OFFSET 12
  339. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK (0x7 << 9)
  340. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET 9
  341. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_MASK (0x7 << 6)
  342. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_OFFSET 6
  343. #define MXC_CCM_CHSCCDR_M4_PODF_MASK (0x7 << 3)
  344. #define MXC_CCM_CHSCCDR_M4_PODF_OFFSET 3
  345. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_MASK (0x7)
  346. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_OFFSET 0
  347. #else
  348. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  349. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET 15
  350. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK (0x7 << 12)
  351. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET 12
  352. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK (0x7 << 9)
  353. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET 9
  354. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  355. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET 6
  356. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK (0x7 << 3)
  357. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET 3
  358. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK (0x7)
  359. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET 0
  360. #endif
  361. #define CHSCCDR_CLK_SEL_LDB_DI0 3
  362. #define CHSCCDR_PODF_DIVIDE_BY_3 2
  363. #define CHSCCDR_IPU_PRE_CLK_540M_PFD 5
  364. /* Define the bits in register CSCDR2 */
  365. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x3F << 19)
  366. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET 19
  367. /* All IPU2_DI1 are LCDIF1 on MX6SX */
  368. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  369. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET 15
  370. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK (0x7 << 12)
  371. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET 12
  372. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK (0x7 << 9)
  373. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET 9
  374. /* All IPU2_DI0 are LCDIF2 on MX6SX */
  375. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  376. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET 6
  377. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK (0x7 << 3)
  378. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET 3
  379. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK 0x7
  380. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET 0
  381. /* Define the bits in register CSCDR3 */
  382. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK (0x7 << 16)
  383. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET 16
  384. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK (0x3 << 14)
  385. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET 14
  386. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK (0x7 << 11)
  387. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET 11
  388. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK (0x3 << 9)
  389. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET 9
  390. /* Define the bits in register CDHIPR */
  391. #define MXC_CCM_CDHIPR_ARM_PODF_BUSY (1 << 16)
  392. #define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY (1 << 5)
  393. #ifndef CONFIG_MX6SX
  394. #define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY (1 << 4)
  395. #endif
  396. #define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY (1 << 3)
  397. #define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY (1 << 2)
  398. #define MXC_CCM_CDHIPR_AHB_PODF_BUSY (1 << 1)
  399. #define MXC_CCM_CDHIPR_AXI_PODF_BUSY 1
  400. /* Define the bits in register CLPCR */
  401. #define MXC_CCM_CLPCR_MASK_L2CC_IDLE (1 << 27)
  402. #define MXC_CCM_CLPCR_MASK_SCU_IDLE (1 << 26)
  403. #ifndef CONFIG_MX6SX
  404. #define MXC_CCM_CLPCR_MASK_CORE3_WFI (1 << 25)
  405. #define MXC_CCM_CLPCR_MASK_CORE2_WFI (1 << 24)
  406. #define MXC_CCM_CLPCR_MASK_CORE1_WFI (1 << 23)
  407. #endif
  408. #define MXC_CCM_CLPCR_MASK_CORE0_WFI (1 << 22)
  409. #define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS (1 << 21)
  410. #ifndef CONFIG_MX6SX
  411. #define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS (1 << 19)
  412. #define MXC_CCM_CLPCR_WB_CORE_AT_LPM (1 << 17)
  413. #endif
  414. #define MXC_CCM_CLPCR_WB_PER_AT_LPM (1 << 16)
  415. #define MXC_CCM_CLPCR_COSC_PWRDOWN (1 << 11)
  416. #define MXC_CCM_CLPCR_STBY_COUNT_MASK (0x3 << 9)
  417. #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET 9
  418. #define MXC_CCM_CLPCR_VSTBY (1 << 8)
  419. #define MXC_CCM_CLPCR_DIS_REF_OSC (1 << 7)
  420. #define MXC_CCM_CLPCR_SBYOS (1 << 6)
  421. #define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM (1 << 5)
  422. #ifndef CONFIG_MX6SX
  423. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK (0x3 << 3)
  424. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET 3
  425. #define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY (1 << 2)
  426. #endif
  427. #define MXC_CCM_CLPCR_LPM_MASK 0x3
  428. #define MXC_CCM_CLPCR_LPM_OFFSET 0
  429. /* Define the bits in register CISR */
  430. #define MXC_CCM_CISR_ARM_PODF_LOADED (1 << 26)
  431. #ifndef CONFIG_MX6SX
  432. #define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED (1 << 23)
  433. #endif
  434. #define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED (1 << 22)
  435. #define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED (1 << 21)
  436. #define MXC_CCM_CISR_AHB_PODF_LOADED (1 << 20)
  437. #define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED (1 << 19)
  438. #define MXC_CCM_CISR_AXI_PODF_LOADED (1 << 17)
  439. #define MXC_CCM_CISR_COSC_READY (1 << 6)
  440. #define MXC_CCM_CISR_LRF_PLL 1
  441. /* Define the bits in register CIMR */
  442. #define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED (1 << 26)
  443. #ifndef CONFIG_MX6SX
  444. #define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED (1 << 23)
  445. #endif
  446. #define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED (1 << 22)
  447. #define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED (1 << 21)
  448. #define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED (1 << 20)
  449. #define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED (1 << 19)
  450. #define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED (1 << 17)
  451. #define MXC_CCM_CIMR_MASK_COSC_READY (1 << 6)
  452. #define MXC_CCM_CIMR_MASK_LRF_PLL 1
  453. /* Define the bits in register CCOSR */
  454. #define MXC_CCM_CCOSR_CKO2_EN_OFFSET (1 << 24)
  455. #define MXC_CCM_CCOSR_CKO2_DIV_MASK (0x7 << 21)
  456. #define MXC_CCM_CCOSR_CKO2_DIV_OFFSET 21
  457. #define MXC_CCM_CCOSR_CKO2_SEL_OFFSET 16
  458. #define MXC_CCM_CCOSR_CKO2_SEL_MASK (0x1F << 16)
  459. #define MXC_CCM_CCOSR_CLK_OUT_SEL (0x1 << 8)
  460. #define MXC_CCM_CCOSR_CKOL_EN (0x1 << 7)
  461. #define MXC_CCM_CCOSR_CKOL_DIV_MASK (0x7 << 4)
  462. #define MXC_CCM_CCOSR_CKOL_DIV_OFFSET 4
  463. #define MXC_CCM_CCOSR_CKOL_SEL_MASK 0xF
  464. #define MXC_CCM_CCOSR_CKOL_SEL_OFFSET 0
  465. /* Define the bits in registers CGPR */
  466. #define MXC_CCM_CGPR_FAST_PLL_EN (1 << 16)
  467. #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
  468. #define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS (1 << 2)
  469. #define MXC_CCM_CGPR_PMIC_DELAY_SCALER 1
  470. /* Define the bits in registers CCGRx */
  471. #define MXC_CCM_CCGR_CG_MASK 3
  472. #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 0
  473. #define MXC_CCM_CCGR0_AIPS_TZ1_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
  474. #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 2
  475. #define MXC_CCM_CCGR0_AIPS_TZ2_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
  476. #define MXC_CCM_CCGR0_APBHDMA_OFFSET 4
  477. #define MXC_CCM_CCGR0_APBHDMA_MASK (3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
  478. #define MXC_CCM_CCGR0_ASRC_OFFSET 6
  479. #define MXC_CCM_CCGR0_ASRC_MASK (3 << MXC_CCM_CCGR0_ASRC_OFFSET)
  480. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET 8
  481. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK (3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
  482. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET 10
  483. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
  484. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET 12
  485. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
  486. #define MXC_CCM_CCGR0_CAN1_OFFSET 14
  487. #define MXC_CCM_CCGR0_CAN1_MASK (3 << MXC_CCM_CCGR0_CAN1_OFFSET)
  488. #define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET 16
  489. #define MXC_CCM_CCGR0_CAN1_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
  490. #define MXC_CCM_CCGR0_CAN2_OFFSET 18
  491. #define MXC_CCM_CCGR0_CAN2_MASK (3 << MXC_CCM_CCGR0_CAN2_OFFSET)
  492. #define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET 20
  493. #define MXC_CCM_CCGR0_CAN2_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
  494. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET 22
  495. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK (3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
  496. #define MXC_CCM_CCGR0_DCIC1_OFFSET 24
  497. #define MXC_CCM_CCGR0_DCIC1_MASK (3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
  498. #define MXC_CCM_CCGR0_DCIC2_OFFSET 26
  499. #define MXC_CCM_CCGR0_DCIC2_MASK (3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
  500. #ifdef CONFIG_MX6SX
  501. #define MXC_CCM_CCGR0_AIPS_TZ3_OFFSET 30
  502. #define MXC_CCM_CCGR0_AIPS_TZ3_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ3_OFFSET)
  503. #else
  504. #define MXC_CCM_CCGR0_DTCP_OFFSET 28
  505. #define MXC_CCM_CCGR0_DTCP_MASK (3 << MXC_CCM_CCGR0_DTCP_OFFSET)
  506. #endif
  507. #define MXC_CCM_CCGR1_ECSPI1S_OFFSET 0
  508. #define MXC_CCM_CCGR1_ECSPI1S_MASK (3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
  509. #define MXC_CCM_CCGR1_ECSPI2S_OFFSET 2
  510. #define MXC_CCM_CCGR1_ECSPI2S_MASK (3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
  511. #define MXC_CCM_CCGR1_ECSPI3S_OFFSET 4
  512. #define MXC_CCM_CCGR1_ECSPI3S_MASK (3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
  513. #define MXC_CCM_CCGR1_ECSPI4S_OFFSET 6
  514. #define MXC_CCM_CCGR1_ECSPI4S_MASK (3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
  515. #define MXC_CCM_CCGR1_ECSPI5S_OFFSET 8
  516. #define MXC_CCM_CCGR1_ECSPI5S_MASK (3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
  517. #ifndef CONFIG_MX6SX
  518. #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET 10
  519. #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET)
  520. #endif
  521. #define MXC_CCM_CCGR1_EPIT1S_OFFSET 12
  522. #define MXC_CCM_CCGR1_EPIT1S_MASK (3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
  523. #define MXC_CCM_CCGR1_EPIT2S_OFFSET 14
  524. #define MXC_CCM_CCGR1_EPIT2S_MASK (3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
  525. #define MXC_CCM_CCGR1_ESAIS_OFFSET 16
  526. #define MXC_CCM_CCGR1_ESAIS_MASK (3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
  527. #ifdef CONFIG_MX6SX
  528. #define MXC_CCM_CCGR1_WAKEUP_OFFSET 18
  529. #define MXC_CCM_CCGR1_WAKEUP_MASK (3 << MXC_CCM_CCGR1_WAKEUP_OFFSET)
  530. #endif
  531. #define MXC_CCM_CCGR1_GPT_BUS_OFFSET 20
  532. #define MXC_CCM_CCGR1_GPT_BUS_MASK (3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
  533. #define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET 22
  534. #define MXC_CCM_CCGR1_GPT_SERIAL_MASK (3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
  535. #ifndef CONFIG_MX6SX
  536. #define MXC_CCM_CCGR1_GPU2D_OFFSET 24
  537. #define MXC_CCM_CCGR1_GPU2D_MASK (3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
  538. #endif
  539. #define MXC_CCM_CCGR1_GPU3D_OFFSET 26
  540. #define MXC_CCM_CCGR1_GPU3D_MASK (3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
  541. #ifdef CONFIG_MX6SX
  542. #define MXC_CCM_CCGR1_OCRAM_S_OFFSET 28
  543. #define MXC_CCM_CCGR1_OCRAM_S_MASK (3 << MXC_CCM_CCGR1_OCRAM_S_OFFSET)
  544. #define MXC_CCM_CCGR1_CANFD_OFFSET 30
  545. #define MXC_CCM_CCGR1_CANFD_MASK (3 << MXC_CCM_CCGR1_CANFD_OFFSET)
  546. #endif
  547. #ifndef CONFIG_MX6SX
  548. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET 0
  549. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
  550. #else
  551. #define MXC_CCM_CCGR2_CSI_OFFSET 2
  552. #define MXC_CCM_CCGR2_CSI_MASK (3 << MXC_CCM_CCGR2_CSI_OFFSET)
  553. #endif
  554. #ifndef CONFIG_MX6SX
  555. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET 4
  556. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
  557. #endif
  558. #define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET 6
  559. #define MXC_CCM_CCGR2_I2C1_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
  560. #define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET 8
  561. #define MXC_CCM_CCGR2_I2C2_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
  562. #define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET 10
  563. #define MXC_CCM_CCGR2_I2C3_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
  564. #define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET 12
  565. #define MXC_CCM_CCGR2_OCOTP_CTRL_MASK (3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
  566. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET 14
  567. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK (3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
  568. #define MXC_CCM_CCGR2_IPMUX1_OFFSET 16
  569. #define MXC_CCM_CCGR2_IPMUX1_MASK (3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
  570. #define MXC_CCM_CCGR2_IPMUX2_OFFSET 18
  571. #define MXC_CCM_CCGR2_IPMUX2_MASK (3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
  572. #define MXC_CCM_CCGR2_IPMUX3_OFFSET 20
  573. #define MXC_CCM_CCGR2_IPMUX3_MASK (3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
  574. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET 22
  575. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
  576. #ifdef CONFIG_MX6SX
  577. #define MXC_CCM_CCGR2_LCD_OFFSET 28
  578. #define MXC_CCM_CCGR2_LCD_MASK (3 << MXC_CCM_CCGR2_LCD_OFFSET)
  579. #define MXC_CCM_CCGR2_PXP_OFFSET 30
  580. #define MXC_CCM_CCGR2_PXP_MASK (3 << MXC_CCM_CCGR2_PXP_OFFSET)
  581. #else
  582. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET 24
  583. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
  584. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET 26
  585. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK (3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
  586. #endif
  587. #ifdef CONFIG_MX6SX
  588. #define MXC_CCM_CCGR3_M4_OFFSET 2
  589. #define MXC_CCM_CCGR3_M4_MASK (3 << MXC_CCM_CCGR3_M4_OFFSET)
  590. #define MXC_CCM_CCGR3_ENET_OFFSET 4
  591. #define MXC_CCM_CCGR3_ENET_MASK (3 << MXC_CCM_CCGR3_ENET_OFFSET)
  592. #define MXC_CCM_CCGR3_QSPI_OFFSET 14
  593. #define MXC_CCM_CCGR3_QSPI_MASK (3 << MXC_CCM_CCGR3_QSPI_OFFSET)
  594. #else
  595. #define MXC_CCM_CCGR3_IPU1_IPU_OFFSET 0
  596. #define MXC_CCM_CCGR3_IPU1_IPU_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
  597. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET 2
  598. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
  599. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET 4
  600. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
  601. #endif
  602. #define MXC_CCM_CCGR3_IPU2_IPU_OFFSET 6
  603. #define MXC_CCM_CCGR3_IPU2_IPU_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
  604. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET 8
  605. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
  606. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET 10
  607. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
  608. #define MXC_CCM_CCGR3_LDB_DI0_OFFSET 12
  609. #define MXC_CCM_CCGR3_LDB_DI0_MASK (3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
  610. #ifdef CONFIG_MX6SX
  611. #define MXC_CCM_CCGR3_QSPI1_OFFSET 14
  612. #define MXC_CCM_CCGR3_QSPI1_MASK (3 << MXC_CCM_CCGR3_QSPI1_OFFSET)
  613. #else
  614. #define MXC_CCM_CCGR3_LDB_DI1_OFFSET 14
  615. #define MXC_CCM_CCGR3_LDB_DI1_MASK (3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
  616. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET 16
  617. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK (3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
  618. #endif
  619. #define MXC_CCM_CCGR3_MLB_OFFSET 18
  620. #define MXC_CCM_CCGR3_MLB_MASK (3 << MXC_CCM_CCGR3_MLB_OFFSET)
  621. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET 20
  622. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
  623. #ifndef CONFIG_MX6SX
  624. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET 22
  625. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
  626. #endif
  627. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET 24
  628. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
  629. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET 26
  630. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
  631. #define MXC_CCM_CCGR3_OCRAM_OFFSET 28
  632. #define MXC_CCM_CCGR3_OCRAM_MASK (3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
  633. #ifndef CONFIG_MX6SX
  634. #define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET 30
  635. #define MXC_CCM_CCGR3_OPENVGAXICLK_MASK (3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
  636. #endif
  637. #define MXC_CCM_CCGR4_PCIE_OFFSET 0
  638. #define MXC_CCM_CCGR4_PCIE_MASK (3 << MXC_CCM_CCGR4_PCIE_OFFSET)
  639. #ifdef CONFIG_MX6SX
  640. #define MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET 10
  641. #define MXC_CCM_CCGR4_QSPI2_ENFC_MASK (3 << MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET)
  642. #else
  643. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET 8
  644. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
  645. #endif
  646. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET 12
  647. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
  648. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET 14
  649. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
  650. #define MXC_CCM_CCGR4_PWM1_OFFSET 16
  651. #define MXC_CCM_CCGR4_PWM1_MASK (3 << MXC_CCM_CCGR4_PWM1_OFFSET)
  652. #define MXC_CCM_CCGR4_PWM2_OFFSET 18
  653. #define MXC_CCM_CCGR4_PWM2_MASK (3 << MXC_CCM_CCGR4_PWM2_OFFSET)
  654. #define MXC_CCM_CCGR4_PWM3_OFFSET 20
  655. #define MXC_CCM_CCGR4_PWM3_MASK (3 << MXC_CCM_CCGR4_PWM3_OFFSET)
  656. #define MXC_CCM_CCGR4_PWM4_OFFSET 22
  657. #define MXC_CCM_CCGR4_PWM4_MASK (3 << MXC_CCM_CCGR4_PWM4_OFFSET)
  658. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET 24
  659. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
  660. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET 26
  661. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
  662. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET 28
  663. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
  664. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET 30
  665. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
  666. #define MXC_CCM_CCGR5_ROM_OFFSET 0
  667. #define MXC_CCM_CCGR5_ROM_MASK (3 << MXC_CCM_CCGR5_ROM_OFFSET)
  668. #ifndef CONFIG_MX6SX
  669. #define MXC_CCM_CCGR5_SATA_OFFSET 4
  670. #define MXC_CCM_CCGR5_SATA_MASK (3 << MXC_CCM_CCGR5_SATA_OFFSET)
  671. #endif
  672. #define MXC_CCM_CCGR5_SDMA_OFFSET 6
  673. #define MXC_CCM_CCGR5_SDMA_MASK (3 << MXC_CCM_CCGR5_SDMA_OFFSET)
  674. #define MXC_CCM_CCGR5_SPBA_OFFSET 12
  675. #define MXC_CCM_CCGR5_SPBA_MASK (3 << MXC_CCM_CCGR5_SPBA_OFFSET)
  676. #define MXC_CCM_CCGR5_SPDIF_OFFSET 14
  677. #define MXC_CCM_CCGR5_SPDIF_MASK (3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
  678. #define MXC_CCM_CCGR5_SSI1_OFFSET 18
  679. #define MXC_CCM_CCGR5_SSI1_MASK (3 << MXC_CCM_CCGR5_SSI1_OFFSET)
  680. #define MXC_CCM_CCGR5_SSI2_OFFSET 20
  681. #define MXC_CCM_CCGR5_SSI2_MASK (3 << MXC_CCM_CCGR5_SSI2_OFFSET)
  682. #define MXC_CCM_CCGR5_SSI3_OFFSET 22
  683. #define MXC_CCM_CCGR5_SSI3_MASK (3 << MXC_CCM_CCGR5_SSI3_OFFSET)
  684. #define MXC_CCM_CCGR5_UART_OFFSET 24
  685. #define MXC_CCM_CCGR5_UART_MASK (3 << MXC_CCM_CCGR5_UART_OFFSET)
  686. #define MXC_CCM_CCGR5_UART_SERIAL_OFFSET 26
  687. #define MXC_CCM_CCGR5_UART_SERIAL_MASK (3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
  688. #ifdef CONFIG_MX6SX
  689. #define MXC_CCM_CCGR5_SAI1_OFFSET 20
  690. #define MXC_CCM_CCGR5_SAI1_MASK (3 << MXC_CCM_CCGR5_SAI1_OFFSET)
  691. #define MXC_CCM_CCGR5_SAI2_OFFSET 30
  692. #define MXC_CCM_CCGR5_SAI2_MASK (3 << MXC_CCM_CCGR5_SAI2_OFFSET)
  693. #endif
  694. #define MXC_CCM_CCGR6_USBOH3_OFFSET 0
  695. #define MXC_CCM_CCGR6_USBOH3_MASK (3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
  696. #define MXC_CCM_CCGR6_USDHC1_OFFSET 2
  697. #define MXC_CCM_CCGR6_USDHC1_MASK (3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
  698. #define MXC_CCM_CCGR6_USDHC2_OFFSET 4
  699. #define MXC_CCM_CCGR6_USDHC2_MASK (3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
  700. #define MXC_CCM_CCGR6_USDHC3_OFFSET 6
  701. #define MXC_CCM_CCGR6_USDHC3_MASK (3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
  702. #define MXC_CCM_CCGR6_USDHC4_OFFSET 8
  703. #define MXC_CCM_CCGR6_USDHC4_MASK (3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
  704. #define MXC_CCM_CCGR6_EMI_SLOW_OFFSET 10
  705. #define MXC_CCM_CCGR6_EMI_SLOW_MASK (3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
  706. #ifdef CONFIG_MX6SX
  707. #define MXC_CCM_CCGR6_PWM8_OFFSET 16
  708. #define MXC_CCM_CCGR6_PWM8_MASK (3 << MXC_CCM_CCGR6_PWM8_OFFSET)
  709. #define MXC_CCM_CCGR6_VADC_OFFSET 20
  710. #define MXC_CCM_CCGR6_VADC_MASK (3 << MXC_CCM_CCGR6_VADC_OFFSET)
  711. #define MXC_CCM_CCGR6_GIS_OFFSET 22
  712. #define MXC_CCM_CCGR6_GIS_MASK (3 << MXC_CCM_CCGR6_GIS_OFFSET)
  713. #define MXC_CCM_CCGR6_I2C4_OFFSET 24
  714. #define MXC_CCM_CCGR6_I2C4_MASK (3 << MXC_CCM_CCGR6_I2C4_OFFSET)
  715. #define MXC_CCM_CCGR6_PWM5_OFFSET 26
  716. #define MXC_CCM_CCGR6_PWM5_MASK (3 << MXC_CCM_CCGR6_PWM5_OFFSET)
  717. #define MXC_CCM_CCGR6_PWM6_OFFSET 28
  718. #define MXC_CCM_CCGR6_PWM6_MASK (3 << MXC_CCM_CCGR6_PWM6_OFFSET)
  719. #define MXC_CCM_CCGR6_PWM7_OFFSET 30
  720. #define MXC_CCM_CCGR6_PWM7_MASK (3 << MXC_CCM_CCGR6_PWM7_OFFSET)
  721. #else
  722. #define MXC_CCM_CCGR6_VDOAXICLK_OFFSET 12
  723. #define MXC_CCM_CCGR6_VDOAXICLK_MASK (3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
  724. #endif
  725. #define BM_ANADIG_PLL_SYS_LOCK 0x80000000
  726. #define BP_ANADIG_PLL_SYS_RSVD0 20
  727. #define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
  728. #define BF_ANADIG_PLL_SYS_RSVD0(v) \
  729. (((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
  730. #define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
  731. #define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
  732. #define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
  733. #define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
  734. #define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC 14
  735. #define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
  736. #define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v) \
  737. (((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
  738. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M 0x0
  739. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
  740. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
  741. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR 0x3
  742. #define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
  743. #define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
  744. #define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
  745. #define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
  746. #define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
  747. #define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
  748. #define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
  749. #define BP_ANADIG_PLL_SYS_DIV_SELECT 0
  750. #define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
  751. #define BF_ANADIG_PLL_SYS_DIV_SELECT(v) \
  752. (((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
  753. #define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
  754. #define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1 17
  755. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
  756. #define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v) \
  757. (((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
  758. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
  759. #define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 14
  760. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
  761. #define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v) \
  762. (((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
  763. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M 0x0
  764. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
  765. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
  766. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR 0x3
  767. #define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
  768. #define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
  769. #define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
  770. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
  771. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
  772. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
  773. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
  774. #define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
  775. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
  776. #define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0 2
  777. #define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
  778. #define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v) \
  779. (((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
  780. #define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0
  781. #define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
  782. #define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v) \
  783. (((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
  784. #define BM_ANADIG_PLL_528_LOCK 0x80000000
  785. #define BP_ANADIG_PLL_528_RSVD1 19
  786. #define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
  787. #define BF_ANADIG_PLL_528_RSVD1(v) \
  788. (((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
  789. #define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
  790. #define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
  791. #define BM_ANADIG_PLL_528_BYPASS 0x00010000
  792. #define BP_ANADIG_PLL_528_BYPASS_CLK_SRC 14
  793. #define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
  794. #define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v) \
  795. (((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
  796. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M 0x0
  797. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
  798. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
  799. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR 0x3
  800. #define BM_ANADIG_PLL_528_ENABLE 0x00002000
  801. #define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
  802. #define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
  803. #define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
  804. #define BM_ANADIG_PLL_528_HALF_CP 0x00000200
  805. #define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
  806. #define BM_ANADIG_PLL_528_HALF_LF 0x00000080
  807. #define BP_ANADIG_PLL_528_RSVD0 1
  808. #define BM_ANADIG_PLL_528_RSVD0 0x0000007E
  809. #define BF_ANADIG_PLL_528_RSVD0(v) \
  810. (((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
  811. #define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
  812. #define BP_ANADIG_PLL_528_SS_STOP 16
  813. #define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
  814. #define BF_ANADIG_PLL_528_SS_STOP(v) \
  815. (((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
  816. #define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
  817. #define BP_ANADIG_PLL_528_SS_STEP 0
  818. #define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
  819. #define BF_ANADIG_PLL_528_SS_STEP(v) \
  820. (((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
  821. #define BP_ANADIG_PLL_528_NUM_RSVD0 30
  822. #define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
  823. #define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
  824. (((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
  825. #define BP_ANADIG_PLL_528_NUM_A 0
  826. #define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
  827. #define BF_ANADIG_PLL_528_NUM_A(v) \
  828. (((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
  829. #define BP_ANADIG_PLL_528_DENOM_RSVD0 30
  830. #define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
  831. #define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
  832. (((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
  833. #define BP_ANADIG_PLL_528_DENOM_B 0
  834. #define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
  835. #define BF_ANADIG_PLL_528_DENOM_B(v) \
  836. (((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
  837. #define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
  838. #define BP_ANADIG_PLL_AUDIO_RSVD0 22
  839. #define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
  840. #define BF_ANADIG_PLL_AUDIO_RSVD0(v) \
  841. (((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
  842. #define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
  843. #define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 19
  844. #define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
  845. #define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v) \
  846. (((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
  847. #define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
  848. #define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
  849. #define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
  850. #define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 14
  851. #define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
  852. #define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v) \
  853. (((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
  854. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M 0x0
  855. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
  856. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
  857. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR 0x3
  858. #define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
  859. #define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
  860. #define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
  861. #define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
  862. #define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
  863. #define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
  864. #define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
  865. #define BP_ANADIG_PLL_AUDIO_DIV_SELECT 0
  866. #define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
  867. #define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v) \
  868. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
  869. #define BP_ANADIG_PLL_AUDIO_NUM_RSVD0 30
  870. #define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
  871. #define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
  872. (((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
  873. #define BP_ANADIG_PLL_AUDIO_NUM_A 0
  874. #define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
  875. #define BF_ANADIG_PLL_AUDIO_NUM_A(v) \
  876. (((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
  877. #define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0 30
  878. #define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
  879. #define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
  880. (((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
  881. #define BP_ANADIG_PLL_AUDIO_DENOM_B 0
  882. #define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
  883. #define BF_ANADIG_PLL_AUDIO_DENOM_B(v) \
  884. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
  885. #define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
  886. #define BP_ANADIG_PLL_VIDEO_RSVD0 22
  887. #define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
  888. #define BF_ANADIG_PLL_VIDEO_RSVD0(v) \
  889. (((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
  890. #define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
  891. #define BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT 19
  892. #define BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT 0x00180000
  893. #define BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(v) \
  894. (((v) << 19) & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT)
  895. #define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
  896. #define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
  897. #define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
  898. #define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 14
  899. #define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
  900. #define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v) \
  901. (((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
  902. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M 0x0
  903. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
  904. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
  905. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR 0x3
  906. #define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
  907. #define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
  908. #define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
  909. #define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
  910. #define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
  911. #define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
  912. #define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
  913. #define BP_ANADIG_PLL_VIDEO_DIV_SELECT 0
  914. #define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
  915. #define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v) \
  916. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
  917. #define BP_ANADIG_PLL_VIDEO_NUM_RSVD0 30
  918. #define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
  919. #define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
  920. (((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
  921. #define BP_ANADIG_PLL_VIDEO_NUM_A 0
  922. #define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
  923. #define BF_ANADIG_PLL_VIDEO_NUM_A(v) \
  924. (((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
  925. #define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0 30
  926. #define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
  927. #define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
  928. (((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
  929. #define BP_ANADIG_PLL_VIDEO_DENOM_B 0
  930. #define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
  931. #define BF_ANADIG_PLL_VIDEO_DENOM_B(v) \
  932. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
  933. #define BM_ANADIG_PLL_ENET_LOCK 0x80000000
  934. #define BP_ANADIG_PLL_ENET_RSVD1 21
  935. #define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
  936. #define BF_ANADIG_PLL_ENET_RSVD1(v) \
  937. (((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
  938. #define BM_ANADIG_PLL_ENET_REF_25M_ENABLE 0x00200000
  939. #define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
  940. #define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
  941. #define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
  942. #define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
  943. #define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
  944. #define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC 14
  945. #define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
  946. #define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v) \
  947. (((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
  948. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M 0x0
  949. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
  950. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
  951. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR 0x3
  952. #define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
  953. #define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
  954. #define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
  955. #define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
  956. #define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
  957. #define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
  958. #define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
  959. #define BP_ANADIG_PLL_ENET_RSVD0 2
  960. #define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
  961. #define BF_ANADIG_PLL_ENET_RSVD0(v) \
  962. (((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
  963. #define BP_ANADIG_PLL_ENET_DIV_SELECT 0
  964. #define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
  965. #define BF_ANADIG_PLL_ENET_DIV_SELECT(v) \
  966. (((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
  967. #define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
  968. #define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
  969. #define BP_ANADIG_PFD_480_PFD3_FRAC 24
  970. #define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
  971. #define BF_ANADIG_PFD_480_PFD3_FRAC(v) \
  972. (((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
  973. #define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
  974. #define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
  975. #define BP_ANADIG_PFD_480_PFD2_FRAC 16
  976. #define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
  977. #define BF_ANADIG_PFD_480_PFD2_FRAC(v) \
  978. (((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
  979. #define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
  980. #define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
  981. #define BP_ANADIG_PFD_480_PFD1_FRAC 8
  982. #define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
  983. #define BF_ANADIG_PFD_480_PFD1_FRAC(v) \
  984. (((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
  985. #define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
  986. #define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
  987. #define BP_ANADIG_PFD_480_PFD0_FRAC 0
  988. #define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
  989. #define BF_ANADIG_PFD_480_PFD0_FRAC(v) \
  990. (((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
  991. #define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
  992. #define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
  993. #define BP_ANADIG_PFD_528_PFD3_FRAC 24
  994. #define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
  995. #define BF_ANADIG_PFD_528_PFD3_FRAC(v) \
  996. (((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
  997. #define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
  998. #define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
  999. #define BP_ANADIG_PFD_528_PFD2_FRAC 16
  1000. #define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
  1001. #define BF_ANADIG_PFD_528_PFD2_FRAC(v) \
  1002. (((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
  1003. #define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
  1004. #define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
  1005. #define BP_ANADIG_PFD_528_PFD1_FRAC 8
  1006. #define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
  1007. #define BF_ANADIG_PFD_528_PFD1_FRAC(v) \
  1008. (((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
  1009. #define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
  1010. #define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
  1011. #define BP_ANADIG_PFD_528_PFD0_FRAC 0
  1012. #define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
  1013. #define BF_ANADIG_PFD_528_PFD0_FRAC(v) \
  1014. (((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
  1015. #endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */