cpu.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * cpu.h
  3. *
  4. * AM33xx specific header file
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _AM33XX_CPU_H
  11. #define _AM33XX_CPU_H
  12. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  13. #include <asm/types.h>
  14. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  15. #include <asm/arch/hardware.h>
  16. #define BIT(x) (1 << x)
  17. #define CL_BIT(x) (0 << x)
  18. /* Timer register bits */
  19. #define TCLR_ST BIT(0) /* Start=1 Stop=0 */
  20. #define TCLR_AR BIT(1) /* Auto reload */
  21. #define TCLR_PRE BIT(5) /* Pre-scaler enable */
  22. #define TCLR_PTV_SHIFT (2) /* Pre-scaler shift value */
  23. #define TCLR_PRE_DISABLE CL_BIT(5) /* Pre-scalar disable */
  24. #define TCLR_CE BIT(6) /* compare mode enable */
  25. #define TCLR_SCPWM BIT(7) /* pwm outpin behaviour */
  26. #define TCLR_TCM BIT(8) /* edge detection of input pin*/
  27. #define TCLR_TRG_SHIFT (10) /* trigmode on pwm outpin */
  28. #define TCLR_PT BIT(12) /* pulse/toggle mode of outpin*/
  29. #define TCLR_CAPTMODE BIT(13) /* capture mode */
  30. #define TCLR_GPOCFG BIT(14) /* 0=output,1=input */
  31. #define TCFG_RESET BIT(0) /* software reset */
  32. #define TCFG_EMUFREE BIT(1) /* behaviour of tmr on debug */
  33. #define TCFG_IDLEMOD_SHIFT (2) /* power management */
  34. /* device type */
  35. #define DEVICE_MASK (BIT(8) | BIT(9) | BIT(10))
  36. #define TST_DEVICE 0x0
  37. #define EMU_DEVICE 0x1
  38. #define HS_DEVICE 0x2
  39. #define GP_DEVICE 0x3
  40. /* cpu-id for AM33XX and TI81XX family */
  41. #define AM335X 0xB944
  42. #define TI81XX 0xB81E
  43. #define DEVICE_ID (CTRL_BASE + 0x0600)
  44. #define DEVICE_ID_MASK 0x1FFF
  45. /* MPU max frequencies */
  46. #define AM335X_ZCZ_300 0x1FEF
  47. #define AM335X_ZCZ_600 0x1FAF
  48. #define AM335X_ZCZ_720 0x1F2F
  49. #define AM335X_ZCZ_800 0x1E2F
  50. #define AM335X_ZCZ_1000 0x1C2F
  51. #define AM335X_ZCE_300 0x1FDF
  52. #define AM335X_ZCE_600 0x1F9F
  53. /* This gives the status of the boot mode pins on the evm */
  54. #define SYSBOOT_MASK (BIT(0) | BIT(1) | BIT(2)\
  55. | BIT(3) | BIT(4))
  56. #define PRM_RSTCTRL_RESET 0x01
  57. #define PRM_RSTST_WARM_RESET_MASK 0x232
  58. /*
  59. * Watchdog:
  60. * Using the prescaler, the OMAP watchdog could go for many
  61. * months before firing. These limits work without scaling,
  62. * with the 60 second default assumed by most tools and docs.
  63. */
  64. #define TIMER_MARGIN_MAX (24 * 60 * 60) /* 1 day */
  65. #define TIMER_MARGIN_DEFAULT 60 /* 60 secs */
  66. #define TIMER_MARGIN_MIN 1
  67. #define PTV 0 /* prescale */
  68. #define GET_WLDR_VAL(secs) (0xffffffff - ((secs) * (32768/(1<<PTV))) + 1)
  69. #define WDT_WWPS_PEND_WCLR BIT(0)
  70. #define WDT_WWPS_PEND_WLDR BIT(2)
  71. #define WDT_WWPS_PEND_WTGR BIT(3)
  72. #define WDT_WWPS_PEND_WSPR BIT(4)
  73. #define WDT_WCLR_PRE BIT(5)
  74. #define WDT_WCLR_PTV_OFF 2
  75. #ifndef __KERNEL_STRICT_NAMES
  76. #ifndef __ASSEMBLY__
  77. #ifndef CONFIG_AM43XX
  78. /* Encapsulating core pll registers */
  79. struct cm_wkuppll {
  80. unsigned int wkclkstctrl; /* offset 0x00 */
  81. unsigned int wkctrlclkctrl; /* offset 0x04 */
  82. unsigned int wkgpio0clkctrl; /* offset 0x08 */
  83. unsigned int wkl4wkclkctrl; /* offset 0x0c */
  84. unsigned int timer0clkctrl; /* offset 0x10 */
  85. unsigned int resv2[3];
  86. unsigned int idlestdpllmpu; /* offset 0x20 */
  87. unsigned int resv3[2];
  88. unsigned int clkseldpllmpu; /* offset 0x2c */
  89. unsigned int resv4[1];
  90. unsigned int idlestdpllddr; /* offset 0x34 */
  91. unsigned int resv5[2];
  92. unsigned int clkseldpllddr; /* offset 0x40 */
  93. unsigned int resv6[4];
  94. unsigned int clkseldplldisp; /* offset 0x54 */
  95. unsigned int resv7[1];
  96. unsigned int idlestdpllcore; /* offset 0x5c */
  97. unsigned int resv8[2];
  98. unsigned int clkseldpllcore; /* offset 0x68 */
  99. unsigned int resv9[1];
  100. unsigned int idlestdpllper; /* offset 0x70 */
  101. unsigned int resv10[2];
  102. unsigned int clkdcoldodpllper; /* offset 0x7c */
  103. unsigned int divm4dpllcore; /* offset 0x80 */
  104. unsigned int divm5dpllcore; /* offset 0x84 */
  105. unsigned int clkmoddpllmpu; /* offset 0x88 */
  106. unsigned int clkmoddpllper; /* offset 0x8c */
  107. unsigned int clkmoddpllcore; /* offset 0x90 */
  108. unsigned int clkmoddpllddr; /* offset 0x94 */
  109. unsigned int clkmoddplldisp; /* offset 0x98 */
  110. unsigned int clkseldpllper; /* offset 0x9c */
  111. unsigned int divm2dpllddr; /* offset 0xA0 */
  112. unsigned int divm2dplldisp; /* offset 0xA4 */
  113. unsigned int divm2dpllmpu; /* offset 0xA8 */
  114. unsigned int divm2dpllper; /* offset 0xAC */
  115. unsigned int resv11[1];
  116. unsigned int wkup_uart0ctrl; /* offset 0xB4 */
  117. unsigned int wkup_i2c0ctrl; /* offset 0xB8 */
  118. unsigned int wkup_adctscctrl; /* offset 0xBC */
  119. unsigned int resv12;
  120. unsigned int timer1clkctrl; /* offset 0xC4 */
  121. unsigned int resv13[4];
  122. unsigned int divm6dpllcore; /* offset 0xD8 */
  123. };
  124. /**
  125. * Encapsulating peripheral functional clocks
  126. * pll registers
  127. */
  128. struct cm_perpll {
  129. unsigned int l4lsclkstctrl; /* offset 0x00 */
  130. unsigned int l3sclkstctrl; /* offset 0x04 */
  131. unsigned int l4fwclkstctrl; /* offset 0x08 */
  132. unsigned int l3clkstctrl; /* offset 0x0c */
  133. unsigned int resv1;
  134. unsigned int cpgmac0clkctrl; /* offset 0x14 */
  135. unsigned int lcdclkctrl; /* offset 0x18 */
  136. unsigned int usb0clkctrl; /* offset 0x1C */
  137. unsigned int resv2;
  138. unsigned int tptc0clkctrl; /* offset 0x24 */
  139. unsigned int emifclkctrl; /* offset 0x28 */
  140. unsigned int ocmcramclkctrl; /* offset 0x2c */
  141. unsigned int gpmcclkctrl; /* offset 0x30 */
  142. unsigned int mcasp0clkctrl; /* offset 0x34 */
  143. unsigned int uart5clkctrl; /* offset 0x38 */
  144. unsigned int mmc0clkctrl; /* offset 0x3C */
  145. unsigned int elmclkctrl; /* offset 0x40 */
  146. unsigned int i2c2clkctrl; /* offset 0x44 */
  147. unsigned int i2c1clkctrl; /* offset 0x48 */
  148. unsigned int spi0clkctrl; /* offset 0x4C */
  149. unsigned int spi1clkctrl; /* offset 0x50 */
  150. unsigned int resv3[3];
  151. unsigned int l4lsclkctrl; /* offset 0x60 */
  152. unsigned int l4fwclkctrl; /* offset 0x64 */
  153. unsigned int mcasp1clkctrl; /* offset 0x68 */
  154. unsigned int uart1clkctrl; /* offset 0x6C */
  155. unsigned int uart2clkctrl; /* offset 0x70 */
  156. unsigned int uart3clkctrl; /* offset 0x74 */
  157. unsigned int uart4clkctrl; /* offset 0x78 */
  158. unsigned int timer7clkctrl; /* offset 0x7C */
  159. unsigned int timer2clkctrl; /* offset 0x80 */
  160. unsigned int timer3clkctrl; /* offset 0x84 */
  161. unsigned int timer4clkctrl; /* offset 0x88 */
  162. unsigned int resv4[8];
  163. unsigned int gpio1clkctrl; /* offset 0xAC */
  164. unsigned int gpio2clkctrl; /* offset 0xB0 */
  165. unsigned int gpio3clkctrl; /* offset 0xB4 */
  166. unsigned int resv5;
  167. unsigned int tpccclkctrl; /* offset 0xBC */
  168. unsigned int dcan0clkctrl; /* offset 0xC0 */
  169. unsigned int dcan1clkctrl; /* offset 0xC4 */
  170. unsigned int resv6;
  171. unsigned int epwmss1clkctrl; /* offset 0xCC */
  172. unsigned int emiffwclkctrl; /* offset 0xD0 */
  173. unsigned int epwmss0clkctrl; /* offset 0xD4 */
  174. unsigned int epwmss2clkctrl; /* offset 0xD8 */
  175. unsigned int l3instrclkctrl; /* offset 0xDC */
  176. unsigned int l3clkctrl; /* Offset 0xE0 */
  177. unsigned int resv8[2];
  178. unsigned int timer5clkctrl; /* offset 0xEC */
  179. unsigned int timer6clkctrl; /* offset 0xF0 */
  180. unsigned int mmc1clkctrl; /* offset 0xF4 */
  181. unsigned int mmc2clkctrl; /* offset 0xF8 */
  182. unsigned int resv9[8];
  183. unsigned int l4hsclkstctrl; /* offset 0x11C */
  184. unsigned int l4hsclkctrl; /* offset 0x120 */
  185. unsigned int resv10[8];
  186. unsigned int cpswclkstctrl; /* offset 0x144 */
  187. unsigned int lcdcclkstctrl; /* offset 0x148 */
  188. };
  189. /* Encapsulating Display pll registers */
  190. struct cm_dpll {
  191. unsigned int resv1;
  192. unsigned int clktimer7clk; /* offset 0x04 */
  193. unsigned int clktimer2clk; /* offset 0x08 */
  194. unsigned int clktimer3clk; /* offset 0x0C */
  195. unsigned int clktimer4clk; /* offset 0x10 */
  196. unsigned int resv2;
  197. unsigned int clktimer5clk; /* offset 0x18 */
  198. unsigned int clktimer6clk; /* offset 0x1C */
  199. unsigned int resv3[2];
  200. unsigned int clktimer1clk; /* offset 0x28 */
  201. unsigned int resv4[2];
  202. unsigned int clklcdcpixelclk; /* offset 0x34 */
  203. };
  204. struct prm_device_inst {
  205. unsigned int prm_rstctrl;
  206. unsigned int prm_rsttime;
  207. unsigned int prm_rstst;
  208. };
  209. #else
  210. /* Encapsulating core pll registers */
  211. struct cm_wkuppll {
  212. unsigned int resv0[136];
  213. unsigned int wkl4wkclkctrl; /* offset 0x220 */
  214. unsigned int resv1[55];
  215. unsigned int wkclkstctrl; /* offset 0x300 */
  216. unsigned int resv2[15];
  217. unsigned int wkup_i2c0ctrl; /* offset 0x340 */
  218. unsigned int resv3;
  219. unsigned int wkup_uart0ctrl; /* offset 0x348 */
  220. unsigned int resv4[5];
  221. unsigned int wkctrlclkctrl; /* offset 0x360 */
  222. unsigned int resv5;
  223. unsigned int wkgpio0clkctrl; /* offset 0x368 */
  224. unsigned int resv6[109];
  225. unsigned int clkmoddpllcore; /* offset 0x520 */
  226. unsigned int idlestdpllcore; /* offset 0x524 */
  227. unsigned int resv61;
  228. unsigned int clkseldpllcore; /* offset 0x52C */
  229. unsigned int resv7[2];
  230. unsigned int divm4dpllcore; /* offset 0x538 */
  231. unsigned int divm5dpllcore; /* offset 0x53C */
  232. unsigned int divm6dpllcore; /* offset 0x540 */
  233. unsigned int resv8[7];
  234. unsigned int clkmoddpllmpu; /* offset 0x560 */
  235. unsigned int idlestdpllmpu; /* offset 0x564 */
  236. unsigned int resv9;
  237. unsigned int clkseldpllmpu; /* offset 0x56c */
  238. unsigned int divm2dpllmpu; /* offset 0x570 */
  239. unsigned int resv10[11];
  240. unsigned int clkmoddpllddr; /* offset 0x5A0 */
  241. unsigned int idlestdpllddr; /* offset 0x5A4 */
  242. unsigned int resv11;
  243. unsigned int clkseldpllddr; /* offset 0x5AC */
  244. unsigned int divm2dpllddr; /* offset 0x5B0 */
  245. unsigned int resv12[11];
  246. unsigned int clkmoddpllper; /* offset 0x5E0 */
  247. unsigned int idlestdpllper; /* offset 0x5E4 */
  248. unsigned int resv13;
  249. unsigned int clkseldpllper; /* offset 0x5EC */
  250. unsigned int divm2dpllper; /* offset 0x5F0 */
  251. unsigned int resv14[8];
  252. unsigned int clkdcoldodpllper; /* offset 0x614 */
  253. unsigned int resv15[2];
  254. unsigned int clkmoddplldisp; /* offset 0x620 */
  255. unsigned int resv16[2];
  256. unsigned int clkseldplldisp; /* offset 0x62C */
  257. unsigned int divm2dplldisp; /* offset 0x630 */
  258. };
  259. /*
  260. * Encapsulating peripheral functional clocks
  261. * pll registers
  262. */
  263. struct cm_perpll {
  264. unsigned int l3clkstctrl; /* offset 0x00 */
  265. unsigned int resv0[7];
  266. unsigned int l3clkctrl; /* Offset 0x20 */
  267. unsigned int resv1[7];
  268. unsigned int l3instrclkctrl; /* offset 0x40 */
  269. unsigned int resv2[3];
  270. unsigned int ocmcramclkctrl; /* offset 0x50 */
  271. unsigned int resv3[9];
  272. unsigned int tpccclkctrl; /* offset 0x78 */
  273. unsigned int resv4;
  274. unsigned int tptc0clkctrl; /* offset 0x80 */
  275. unsigned int resv5[7];
  276. unsigned int l4hsclkctrl; /* offset 0x0A0 */
  277. unsigned int resv6;
  278. unsigned int l4fwclkctrl; /* offset 0x0A8 */
  279. unsigned int resv7[85];
  280. unsigned int l3sclkstctrl; /* offset 0x200 */
  281. unsigned int resv8[7];
  282. unsigned int gpmcclkctrl; /* offset 0x220 */
  283. unsigned int resv9[5];
  284. unsigned int mcasp0clkctrl; /* offset 0x238 */
  285. unsigned int resv10;
  286. unsigned int mcasp1clkctrl; /* offset 0x240 */
  287. unsigned int resv11;
  288. unsigned int mmc2clkctrl; /* offset 0x248 */
  289. unsigned int resv12[3];
  290. unsigned int qspiclkctrl; /* offset 0x258 */
  291. unsigned int resv121;
  292. unsigned int usb0clkctrl; /* offset 0x260 */
  293. unsigned int resv13[103];
  294. unsigned int l4lsclkstctrl; /* offset 0x400 */
  295. unsigned int resv14[7];
  296. unsigned int l4lsclkctrl; /* offset 0x420 */
  297. unsigned int resv15;
  298. unsigned int dcan0clkctrl; /* offset 0x428 */
  299. unsigned int resv16;
  300. unsigned int dcan1clkctrl; /* offset 0x430 */
  301. unsigned int resv17[13];
  302. unsigned int elmclkctrl; /* offset 0x468 */
  303. unsigned int resv18[3];
  304. unsigned int gpio1clkctrl; /* offset 0x478 */
  305. unsigned int resv19;
  306. unsigned int gpio2clkctrl; /* offset 0x480 */
  307. unsigned int resv20;
  308. unsigned int gpio3clkctrl; /* offset 0x488 */
  309. unsigned int resv41;
  310. unsigned int gpio4clkctrl; /* offset 0x490 */
  311. unsigned int resv42;
  312. unsigned int gpio5clkctrl; /* offset 0x498 */
  313. unsigned int resv21[3];
  314. unsigned int i2c1clkctrl; /* offset 0x4A8 */
  315. unsigned int resv22;
  316. unsigned int i2c2clkctrl; /* offset 0x4B0 */
  317. unsigned int resv23[3];
  318. unsigned int mmc0clkctrl; /* offset 0x4C0 */
  319. unsigned int resv24;
  320. unsigned int mmc1clkctrl; /* offset 0x4C8 */
  321. unsigned int resv25[13];
  322. unsigned int spi0clkctrl; /* offset 0x500 */
  323. unsigned int resv26;
  324. unsigned int spi1clkctrl; /* offset 0x508 */
  325. unsigned int resv27[9];
  326. unsigned int timer2clkctrl; /* offset 0x530 */
  327. unsigned int resv28;
  328. unsigned int timer3clkctrl; /* offset 0x538 */
  329. unsigned int resv29;
  330. unsigned int timer4clkctrl; /* offset 0x540 */
  331. unsigned int resv30[5];
  332. unsigned int timer7clkctrl; /* offset 0x558 */
  333. unsigned int resv31[9];
  334. unsigned int uart1clkctrl; /* offset 0x580 */
  335. unsigned int resv32;
  336. unsigned int uart2clkctrl; /* offset 0x588 */
  337. unsigned int resv33;
  338. unsigned int uart3clkctrl; /* offset 0x590 */
  339. unsigned int resv34;
  340. unsigned int uart4clkctrl; /* offset 0x598 */
  341. unsigned int resv35;
  342. unsigned int uart5clkctrl; /* offset 0x5A0 */
  343. unsigned int resv36[87];
  344. unsigned int emifclkstctrl; /* offset 0x700 */
  345. unsigned int resv361[7];
  346. unsigned int emifclkctrl; /* offset 0x720 */
  347. unsigned int resv37[3];
  348. unsigned int emiffwclkctrl; /* offset 0x730 */
  349. unsigned int resv371;
  350. unsigned int otfaemifclkctrl; /* offset 0x738 */
  351. unsigned int resv38[57];
  352. unsigned int lcdclkctrl; /* offset 0x820 */
  353. unsigned int resv39[183];
  354. unsigned int cpswclkstctrl; /* offset 0xB00 */
  355. unsigned int resv40[7];
  356. unsigned int cpgmac0clkctrl; /* offset 0xB20 */
  357. };
  358. struct cm_device_inst {
  359. unsigned int cm_clkout1_ctrl;
  360. unsigned int cm_dll_ctrl;
  361. };
  362. struct prm_device_inst {
  363. unsigned int prm_rstctrl;
  364. unsigned int prm_rstst;
  365. };
  366. struct cm_dpll {
  367. unsigned int resv1;
  368. unsigned int clktimer2clk; /* offset 0x04 */
  369. };
  370. #endif /* CONFIG_AM43XX */
  371. /* Control Module RTC registers */
  372. struct cm_rtc {
  373. unsigned int rtcclkctrl; /* offset 0x0 */
  374. unsigned int clkstctrl; /* offset 0x4 */
  375. };
  376. /* Watchdog timer registers */
  377. struct wd_timer {
  378. unsigned int resv1[4];
  379. unsigned int wdtwdsc; /* offset 0x010 */
  380. unsigned int wdtwdst; /* offset 0x014 */
  381. unsigned int wdtwisr; /* offset 0x018 */
  382. unsigned int wdtwier; /* offset 0x01C */
  383. unsigned int wdtwwer; /* offset 0x020 */
  384. unsigned int wdtwclr; /* offset 0x024 */
  385. unsigned int wdtwcrr; /* offset 0x028 */
  386. unsigned int wdtwldr; /* offset 0x02C */
  387. unsigned int wdtwtgr; /* offset 0x030 */
  388. unsigned int wdtwwps; /* offset 0x034 */
  389. unsigned int resv2[3];
  390. unsigned int wdtwdly; /* offset 0x044 */
  391. unsigned int wdtwspr; /* offset 0x048 */
  392. unsigned int resv3[1];
  393. unsigned int wdtwqeoi; /* offset 0x050 */
  394. unsigned int wdtwqstar; /* offset 0x054 */
  395. unsigned int wdtwqsta; /* offset 0x058 */
  396. unsigned int wdtwqens; /* offset 0x05C */
  397. unsigned int wdtwqenc; /* offset 0x060 */
  398. unsigned int resv4[39];
  399. unsigned int wdt_unfr; /* offset 0x100 */
  400. };
  401. /* Timer 32 bit registers */
  402. struct gptimer {
  403. unsigned int tidr; /* offset 0x00 */
  404. unsigned char res1[12];
  405. unsigned int tiocp_cfg; /* offset 0x10 */
  406. unsigned char res2[12];
  407. unsigned int tier; /* offset 0x20 */
  408. unsigned int tistatr; /* offset 0x24 */
  409. unsigned int tistat; /* offset 0x28 */
  410. unsigned int tisr; /* offset 0x2c */
  411. unsigned int tcicr; /* offset 0x30 */
  412. unsigned int twer; /* offset 0x34 */
  413. unsigned int tclr; /* offset 0x38 */
  414. unsigned int tcrr; /* offset 0x3c */
  415. unsigned int tldr; /* offset 0x40 */
  416. unsigned int ttgr; /* offset 0x44 */
  417. unsigned int twpc; /* offset 0x48 */
  418. unsigned int tmar; /* offset 0x4c */
  419. unsigned int tcar1; /* offset 0x50 */
  420. unsigned int tscir; /* offset 0x54 */
  421. unsigned int tcar2; /* offset 0x58 */
  422. };
  423. /* UART Registers */
  424. struct uart_sys {
  425. unsigned int resv1[21];
  426. unsigned int uartsyscfg; /* offset 0x54 */
  427. unsigned int uartsyssts; /* offset 0x58 */
  428. };
  429. /* VTP Registers */
  430. struct vtp_reg {
  431. unsigned int vtp0ctrlreg;
  432. };
  433. /* Control Status Register */
  434. struct ctrl_stat {
  435. unsigned int resv1[16];
  436. unsigned int statusreg; /* ofset 0x40 */
  437. unsigned int resv2[51];
  438. unsigned int secure_emif_sdram_config; /* offset 0x0110 */
  439. unsigned int resv3[319];
  440. unsigned int dev_attr;
  441. };
  442. /* AM33XX GPIO registers */
  443. #define OMAP_GPIO_REVISION 0x0000
  444. #define OMAP_GPIO_SYSCONFIG 0x0010
  445. #define OMAP_GPIO_SYSSTATUS 0x0114
  446. #define OMAP_GPIO_IRQSTATUS1 0x002c
  447. #define OMAP_GPIO_IRQSTATUS2 0x0030
  448. #define OMAP_GPIO_CTRL 0x0130
  449. #define OMAP_GPIO_OE 0x0134
  450. #define OMAP_GPIO_DATAIN 0x0138
  451. #define OMAP_GPIO_DATAOUT 0x013c
  452. #define OMAP_GPIO_LEVELDETECT0 0x0140
  453. #define OMAP_GPIO_LEVELDETECT1 0x0144
  454. #define OMAP_GPIO_RISINGDETECT 0x0148
  455. #define OMAP_GPIO_FALLINGDETECT 0x014c
  456. #define OMAP_GPIO_DEBOUNCE_EN 0x0150
  457. #define OMAP_GPIO_DEBOUNCE_VAL 0x0154
  458. #define OMAP_GPIO_CLEARDATAOUT 0x0190
  459. #define OMAP_GPIO_SETDATAOUT 0x0194
  460. /* Control Device Register */
  461. /* Control Device Register */
  462. #define MREQPRIO_0_SAB_INIT1_MASK 0xFFFFFF8F
  463. #define MREQPRIO_0_SAB_INIT0_MASK 0xFFFFFFF8
  464. #define MREQPRIO_1_DSS_MASK 0xFFFFFF8F
  465. struct ctrl_dev {
  466. unsigned int deviceid; /* offset 0x00 */
  467. unsigned int resv1[7];
  468. unsigned int usb_ctrl0; /* offset 0x20 */
  469. unsigned int resv2;
  470. unsigned int usb_ctrl1; /* offset 0x28 */
  471. unsigned int resv3;
  472. unsigned int macid0l; /* offset 0x30 */
  473. unsigned int macid0h; /* offset 0x34 */
  474. unsigned int macid1l; /* offset 0x38 */
  475. unsigned int macid1h; /* offset 0x3c */
  476. unsigned int resv4[4];
  477. unsigned int miisel; /* offset 0x50 */
  478. unsigned int resv5[7];
  479. unsigned int mreqprio_0; /* offset 0x70 */
  480. unsigned int mreqprio_1; /* offset 0x74 */
  481. unsigned int resv6[97];
  482. unsigned int efuse_sma; /* offset 0x1FC */
  483. };
  484. /* Bandwidth Limiter Portion of the L3Fast Configuration Register */
  485. #define BW_LIMITER_BW_FRAC_MASK 0xFFFFFFE0
  486. #define BW_LIMITER_BW_INT_MASK 0xFFFFFFF0
  487. #define BW_LIMITER_BW_WATERMARK_MASK 0xFFFFF800
  488. struct l3f_cfg_bwlimiter {
  489. u32 padding0[2];
  490. u32 modena_init0_bw_fractional;
  491. u32 modena_init0_bw_integer;
  492. u32 modena_init0_watermark_0;
  493. };
  494. /* gmii_sel register defines */
  495. #define GMII1_SEL_MII 0x0
  496. #define GMII1_SEL_RMII 0x1
  497. #define GMII1_SEL_RGMII 0x2
  498. #define GMII2_SEL_MII 0x0
  499. #define GMII2_SEL_RMII 0x4
  500. #define GMII2_SEL_RGMII 0x8
  501. #define RGMII1_IDMODE BIT(4)
  502. #define RGMII2_IDMODE BIT(5)
  503. #define RMII1_IO_CLK_EN BIT(6)
  504. #define RMII2_IO_CLK_EN BIT(7)
  505. #define MII_MODE_ENABLE (GMII1_SEL_MII | GMII2_SEL_MII)
  506. #define RMII_MODE_ENABLE (GMII1_SEL_RMII | GMII2_SEL_RMII)
  507. #define RGMII_MODE_ENABLE (GMII1_SEL_RGMII | GMII2_SEL_RGMII)
  508. #define RGMII_INT_DELAY (RGMII1_IDMODE | RGMII2_IDMODE)
  509. #define RMII_CHIPCKL_ENABLE (RMII1_IO_CLK_EN | RMII2_IO_CLK_EN)
  510. /* PWMSS */
  511. struct pwmss_regs {
  512. unsigned int idver;
  513. unsigned int sysconfig;
  514. unsigned int clkconfig;
  515. unsigned int clkstatus;
  516. };
  517. #define ECAP_CLK_EN BIT(0)
  518. #define ECAP_CLK_STOP_REQ BIT(1)
  519. struct pwmss_ecap_regs {
  520. unsigned int tsctr;
  521. unsigned int ctrphs;
  522. unsigned int cap1;
  523. unsigned int cap2;
  524. unsigned int cap3;
  525. unsigned int cap4;
  526. unsigned int resv1[4];
  527. unsigned short ecctl1;
  528. unsigned short ecctl2;
  529. };
  530. /* Capture Control register 2 */
  531. #define ECTRL2_SYNCOSEL_MASK (0x03 << 6)
  532. #define ECTRL2_MDSL_ECAP BIT(9)
  533. #define ECTRL2_CTRSTP_FREERUN BIT(4)
  534. #define ECTRL2_PLSL_LOW BIT(10)
  535. #define ECTRL2_SYNC_EN BIT(5)
  536. #endif /* __ASSEMBLY__ */
  537. #endif /* __KERNEL_STRICT_NAMES */
  538. #endif /* _AM33XX_CPU_H */